SEMICONDUCTOR DEVICE AND METHOD OF FABRICATING SEMICONDUCTOR DEVICE
A method of fabricating a semiconductor device may form a nitride semiconductor layer on a substrate, form a first insulator layer on the nitride semiconductor layer by steam oxidation of ALD, form a second insulator layer on the first insulator layer by oxygen plasma oxidation of ALD, form a gate electrode on the second insulator layer, and form a source and drain electrodes on the nitride semiconductor layer. The nitride semiconductor layer may include a first semiconductor layer on the substrate, and a second semiconductor layer on the first semiconductor layer.
This application is based upon and claims the benefit of priority of the prior Japanese Patent Application No. 2012-061259, filed on Mar. 16, 2012, the entire contents of which are incorporated herein by reference.
FIELDThe embodiments discussed herein are related to a semiconductor device and a method of fabricating the semiconductor device.
BACKGROUNDMaterials such as GaN, AlN, and InN that are nitride semiconductors, and mixed crystals of such nitride semiconductors, have a relatively wide band gap and may thus be used for high-output electronic devices, short-wavelength light emitting devices, or the like. For example, the nitride semiconductor GaN has a band gap of 3.4 eV, which is wider than the band gap of 1.1 eV for Si, and the band gap of 1.4 eV for GaAs.
The high-output electronic devices may include a FET (Field Effect Transistor), particularly a HEMT (High Electron Mobility Transistor). The HEMT that uses the nitride semiconductor may be used for a high-output, high-efficient amplifier, a high-power switching device, and the like. Particularly, in the HEMT using a AlGaN electron supply layer and a GaN channel layer, a piezo polarization occurs in AlGaN due to a distortion caused by the difference in lattice constants of AlGaN and GaN, and a high-density 2DEG (Two-Dimensional Electron Gas) is generated. For this reason, this HEMT may operate at a high voltage, and may be used for a high-efficient switching device, and a high-voltage power device employed in electric cars and the like.
Usually, the 2DEG exists in a region immediately under a gate, even in a state in which no voltage is applied to a gate electrode or the like, and the device that is fabricated becomes a normally-on device. Hence, in general, in order to fabricate a normally-off device, a part of a nitride semiconductor layer in the region where the gate electrode is formed is removed by etching, in order to reduce the distance between a channel and the gate electrode and form a gate recess structure.
From the point of view of improving characteristics of the device or the like, a gate insulator layer may be formed between the gate electrode and the nitride semiconductor layer. Aluminum oxide (Al2O3) formed by ALD (Atomic Layer Deposition) is suited for such a gate insulator layer, and may be regarded as a promising material for use as the gate insulator layer, because the withstand voltage may be 10 MV/cm to 30 MV/cm and high.
A field effect compound semiconductor device is proposed in a Japanese Laid-Open Patent Publication No. 2002-359256, for example.
Residue of impurities originating from a source gas may exist in an aluminum oxide layer that is formed by the ALD. More particularly, in the aluminum oxide layer formed by the ALD, hydroxyl group (OH group) may remain in an aluminum hydroxide (Al(OH)x) state, and the OH group may act as an electron trap. Hence, this electron trap may cause a threshold variation of the gate voltage and prevent the fabrication of the normally-off device.
On the other hand, the aluminum oxide layer may be formed on the nitride semiconductor layer, such as GaN. However, GaOx may be formed at an interface between the GaN and the aluminum oxide layer, and the GaOx may also act as an electron trap. Accordingly, this electron trap may cause the threshold variation of the gate voltage and similarly prevent the fabrication of the normally-off device.
When the gate insulator layer is formed on the gate recess structure, the step coverage may become relatively poor. However, in the case of the aluminum oxide layer formed by the ALD, a satisfactory step coverage may be obtained.
SUMMARYAccordingly, it is an object in one aspect of the embodiment to provide a semiconductor device that uses a nitride semiconductor and may reduce the threshold variation of the gate voltage, and a method of fabricating such semiconductor devices with high uniformity and yield.
According to one aspect of the present invention, a method of fabricating a semiconductor device may include forming a nitride semiconductor layer on a substrate; forming a first insulator layer on the nitride semiconductor layer by steam oxidation of ALD (Atomic Layer Deposition) using H2O source gas, or by oxidation of ALD using O3 source gas; forming a second insulator layer on the first insulator layer by oxygen plasma oxidation of ALD using O2 source gas; forming a gate electrode on the second insulator layer; and forming a source electrode and a drain electrode on the nitride semiconductor layer, wherein the forming the nitride semiconductor layer includes forming a first semiconductor layer on the substrate, and forming a second semiconductor layer on the first semiconductor layer.
The object and advantages of the invention will be realized and attained by means of the elements and combinations particularly pointed out in the claims.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are not restrictive of the invention, as claimed.
Preferred embodiments of the present invention will be described with reference to the accompanying drawings.
A description will now be given of the semiconductor device and the method of fabricating the semiconductor device in each embodiment according to the present invention. In the following description, those parts that are the same are designated by the same reference numerals, and a description thereof will be omitted.
First Embodiment(Characteristics of Aluminum Oxide Layer Formed by ALD)
An aluminum oxide (Al2O3) layer may be formed by the ALD according to a first method or a second method. The first method employs steam oxidation to form the aluminum oxide layer using trimethylaluminum (Al(CH3)3) and H2O as source gases. The second method employs oxygen plasma oxidation to form the aluminum oxide layer using Al(CH3)3 and O2 as source gases. In the ALD, the steam oxidation forms the layer without generating plasma, while the oxygen plasma oxidation forms the layer by generating plasma by oxygen (O2) or ozone (O3).
As illustrated in
The semiconductor device illustrated in
On the other hand, the semiconductor device illustrated in
Next, a description will be given of the characteristics of the HEMT having the structure illustrated in
Accordingly, from the point of view of the O/Ga ratio at the GaN surface of the cap layer 923 and the threshold variation of the gate electrode 941, the HEMT 1B using the aluminum oxide layer 932 formed by the steam oxidation may be more preferable than the HEMT 1A using the aluminum oxide layer 931 formed by the oxygen plasma oxidation. On the other hand, from the point of view of the density of the gate insulator layer and the drain-source withstand voltage, the HEMT 1A using the aluminum oxide layer 931 formed by the oxygen plasma oxidation may be more preferable than the HEMT 1B using the aluminum oxide layer 932 formed by the steam oxidation.
In other words, from the point of view of the O/Ga ratio at the GaN surface and the threshold variation, the gate insulator layer may preferably be the aluminum oxide layer 932 formed by the steam oxidation. On the other hand, from the point of view of the density and the withstand voltage, the gate insulator layer may preferably be the aluminum oxide layer 931 formed by the oxygen plasma oxidation. The layer formed by the oxidation using Al(CH3)3 and ozone (O3) as the source gases may be equivalent to the layer formed by the oxidation using Al(CH3)3 and O2 as the source gases. Hence, the layer may be formed by the ALD that carries out the oxidation using Al(CH3)3 and ozone (O3) as the source gases, in place of the ALD that carries out the oxidation using Al(CH3)3 and O2 as the source gases.
(Aluminum Hydroxide Density in Aluminum Oxide)
Next, a description will be given of the aluminum hydroxide density in the aluminum oxide formed by the ALD. Immediately after the aluminum oxide layer is formed by the steam oxidation or the oxygen plasma oxidation, residual aluminum hydroxide (Al(OH)x) may exist in the aluminum oxide layer. However, the density of the residual aluminum hydroxide may be reduced by a PDA (Post Deposition Anneal) that is carried out after forming the aluminum oxide layer. More particularly, it is known that the density of the residual aluminum hydroxide may be reduced to 2% or less by the PDA.
Immediately after the aluminum oxide layer is formed, the density of the residual aluminum hydroxide in the aluminum oxide layer 6A formed by the oxygen plasma oxidation is slightly lower than that of the aluminum oxide layer 6B formed by the steam oxidation. On the other hand, the threshold variation of the residual aluminum hydroxide in the aluminum oxide layer 6A formed by the oxygen plasma oxidation is slightly higher than that of the aluminum oxide layer 6B formed by the steam oxidation.
By carrying out the annealing immediately after the aluminum oxide layer is formed, the density of the residual aluminum hydroxide and the threshold variation may become small for the aluminum oxide layer 6A formed by the oxygen plasma oxidation. More particularly, when the annealing temperature is 700° C., the density of the residual aluminum hydroxide may be approximately 3.0%, and the threshold variation may be approximately 2.6 V. Further, when the annealing temperature is 800° C., the density of the residual aluminum hydroxide may be approximately 1.3%, and the threshold variation may be approximately 2.2 V.
Similarly, by carrying out the annealing immediately after the aluminum oxide layer is formed, the density of the residual aluminum hydroxide and the threshold variation may become small for the aluminum oxide layer 6B formed by the steam oxidation. More particularly, when the annealing temperature is 700° C., the density of the residual aluminum hydroxide may be approximately 3.5%, and the threshold variation may be approximately 1.5 V. Further, when the annealing temperature is 800° C., the density of the residual aluminum hydroxide may be approximately 1.5%, and the threshold variation may be approximately 0.4 V.
Accordingly, by carrying out the annealing, the threshold variation for the aluminum oxide layer 6B formed by the steam oxidation may be made even lower than that for the aluminum oxide layer 6A formed by the oxygen plasma oxidation. Based on
(Semiconductor Device)
Next, a description will be given of the semiconductor device in a first embodiment, by referring to
In this embodiment, an insulator layer 30, that is an example of the gate insulator layer, may be formed on the cap layer 23. The insulator layer 30 may be formed by aluminum oxide layers including a first insulator layer 31 formed on the cap layer 23, and a second insulator layer 32 formed on the first insulator layer 31. The first insulator layer 31 may be formed by an aluminum oxide layer that is formed by the steam oxidation. The second insulator layer 32 may be formed by an aluminum oxide layer that is formed by the oxygen plasma oxidation. A gate electrode 41 may be formed on the insulator layer 30, and a source electrode 42 and a drain electrode 43 may be formed on the electron supply layer 22.
The semiconductor device in this embodiment is not limited to the HEMT using AlGaN and GaN, and may also be applied to semiconductor devices using other nitride semiconductor materials such as InAlN, InGaAlN, and the like.
(Method of Fabricating Semiconductor Device)
Next, a description will be given of a method of fabricating the semiconductor device in this embodiment, by referring to
First, as illustrated in
In this embodiment, when forming the AlN, GaN, and AlGaN by the MOVPE, gases such as trimethylaluminum (TMA) that becomes the Al source, trimethylgallium (TMG) that becomes the Ga source, and ammonia (NH3) that becomes the N source, may be used as the source gases. The AlN layer, the GaN layer, and the AlGaN layer, that form the nitride semiconductor layers, may be formed by mixing the source gases described above at predetermined ratios depending on the composition of each nitride semiconductor layer. When forming the nitride semiconductor layer of the semiconductor device in this embodiment by the MOVPE, a flow rate of the ammonia gas may be 100 ccm to 10 LM, the pressure within a deposition chamber when forming the nitride semiconductor layer may be 50 Torr to 300 Torr, and the deposition temperature may be 1000° C. to 1200° C.
The electron supply layer 22 may be formed by n-AlGaN that is doped with Si as the n-type impurity element. More particularly, when forming the electron supply layer 22, SiH4 gas may be added to the source gas at a predetermined flow rate, in order to dope the electron supply layer 22 with Si. The density of Si doped into the n-AlGaN may be 1×1018 cm−3 to 1×1020 cm−3, and approximately 5×1018 cm−3, for example.
In addition, the cap layer 23 may be formed by n-GaN that is doped with Si as the n-type impurity element. More particularly, when forming the cap layer 23, SiH4 gas may be added to the source gas at a predetermined flow rate, in order to dope the cap layer 23 with Si. The density of Si doped into the n-GaN may be 1×1018 cm−3 to 1×1020 cm−3, and approximately 5×1018 cm−3, for example.
Next, as illustrated in
Next, the source electrode 42 and the drain electrode 43 may be formed as illustrated in
Next, the gate electrode 41 may be formed as illustrated in
(Characteristics of Semiconductor Device in Embodiment)
Accordingly, the semiconductor device of the first embodiment, that is, the HEMT 7A, may include the advantageous features of both the HEMT 1A using the aluminum oxide layer 931 formed by the oxygen plasma oxidation, and the HEMT 1B using the aluminum oxide layer 932 formed by the steam oxidation.
In other words, from the point of view of the O/Ga ratio at the GaN surface and the threshold variation of the gate electrode, the semiconductor device of the first embodiment, that is, the HEMT 7A, may have the characteristics that are approximately the same as or better than the characteristics of the HEMT 1B using the aluminum oxide layer 932 formed by the steam oxidation. On the other hand, from the point of view of the density of the insulator layer and the drain-source withstand voltage, the semiconductor device of the first embodiment, that is, the HEMT 7A, may have the characteristics that are approximately the same as the characteristics of the HEMT 1A using the aluminum oxide layer 931 formed by the oxygen plasma oxidation.
Second EmbodimentNext, a description will be given of a second embodiment. The semiconductor device in the second embodiment has a gate recess structure.
(Characteristics of Aluminum Oxide Formed by ALD)
First, semiconductor devices having a gate recess structure different from that of the first embodiment may be fabricated. More particularly, as illustrated in
The semiconductor device illustrated in
On the other hand, the semiconductor device illustrated in
Accordingly, from the point of view of the O/(Al+Ga) ratio at the surface and the threshold variation of the gate electrode, the HEMT 14B using the aluminum oxide layer 932 may be more preferable than the HEMT 14A using the aluminum oxide layer 931. On the other hand, from the point of view of the density of the insulator layer and the drain-source withstand voltage, the HEMT 14A using the aluminum oxide layer 931 may be more preferable than the HEMT 14B using the aluminum oxide layer 932.
In other words, from the point of view of the O/(Al+Ga) ratio at the surface and the threshold variation of the gate electrode, the aluminum oxide layer 932 formed by the steam oxidation may be preferable as the gate insulator layer. On the other hand, from the point of view of the density of the insulator layer and the drain-source withstand voltage, the aluminum oxide layer 931 formed by the oxygen plasma oxidation may be preferable as the gate insulator layer.
Hence, although slight differences exist, the HEMTs having the gate recess structure have tendencies similar to those of the HEMTs not having the gate recess structure.
(Semiconductor Device)
Next, a description will be given of the semiconductor device in the second embodiment, by referring to
In this embodiment, a gate recess 150 may be formed by removing a part of the nitride semiconductor layers, such as the cap layer 23 and a part of the electron supply layer 22. By forming the gate recess 150, the 2DEG 21a immediately under a region where the gate recess 150 is formed may be eliminated. An insulator layer 30, that is an example of the gate insulator layer, may be formed on the exposed electron supply layer 22 and the cap layer 23, as the gate insulator layer. The insulator layer 30 may be formed by aluminum oxide layers including a first insulator layer 31 formed on the exposed electron supply layer 22 and the cap layer 23, and a second insulator layer 32 formed on the first insulator layer 31. The first insulator layer 31 may be formed by an aluminum oxide layer that is formed by the steam oxidation. The second insulator layer 32 may be formed by an aluminum oxide layer that is formed by the oxygen plasma oxidation. A gate electrode 41 may be formed on the insulator layer 30, and a source electrode 42 and a drain electrode 43 may be formed on the electron supply layer 22.
The semiconductor device in this embodiment is not limited to the HEMT using AlGaN and GaN, and may also be applied to semiconductor devices using other nitride semiconductor materials such as InAlN, InGaAlN, and the like.
(Method of Fabricating Semiconductor Device)
Next, a description will be given of a method of fabricating the semiconductor device in this embodiment, by referring to
First, as illustrated in
In this embodiment, when forming the AlN, GaN, and AlGaN by the MOVPE, gases such as trimethylaluminum (TMA) that becomes the Al source, trimethylgallium (TMG) that becomes the Ga source, and ammonia (NH3) that becomes the N source, may be used as the source gases. The AlN layer, the GaN layer, and the AlGaN layer, that form the nitride semiconductor layers, may be formed by mixing the source gases described above at predetermined ratios depending on the composition of each nitride semiconductor layer. When forming the nitride semiconductor layer of the semiconductor device in this embodiment by the MOVPE, a flow rate of the ammonia gas may be 100 ccm to 10 LM, the pressure within a deposition chamber when forming the nitride semiconductor layer may be 50 Torr to 300 Torr, and the deposition temperature may be 1000° C. to 1200° C.
The electron supply layer 22 may be formed by n-AlGaN that is doped with Si as the n-type impurity element. More particularly, when forming the electron supply layer 22, SiH4 gas may be added to the source gas at a predetermined flow rate, in order to dope the electron supply layer 22 with Si. The density of Si doped into the n-AlGaN may be 1×1018 cm−3 to 1×1020 cm−3, and approximately 5×1018 cm−3, for example.
In addition, the cap layer 23 may be formed by n-GaN that is doped with Si as the n-type impurity element. More particularly, when forming the cap layer 23, SiH4 gas may be added to the source gas at a predetermined flow rate, in order to dope the cap layer 23 with Si. The density of Si doped into the n-GaN may be 1×1018 cm−3 to 1×1020 cm−3, and approximately 5×1018 cm−3, for example.
Next, as illustrated in
Next, as illustrated in
Next, the source electrode 42 and the drain electrode 43 may be formed as illustrated in
Next, the gate electrode 41 may be formed as illustrated in
(Characteristics of Semiconductor Device in Embodiment)
Accordingly, the semiconductor device of the second embodiment, that is, the HEMT 19A, may include the advantageous features of both the HEMT 14A using the aluminum oxide layer 931 formed by the oxygen plasma oxidation, and the HEMT 14B using the aluminum oxide layer 932 formed by the steam oxidation.
In other words, from the point of view of the O/Ga ratio at the GaN surface and the threshold variation of the gate electrode, the semiconductor device of the second embodiment may have characteristics that are approximately the same as or better than the characteristics of the HEMT 14B using the aluminum oxide layer formed by the steam oxidation. On the other hand, from the point of view of the density of the insulator layer and the drain-source withstand voltage, the semiconductor device of the second embodiment, that is, the HEMT 19A, may have the characteristics that are approximately the same as than the characteristics of the HEMT 14A using the aluminum oxide layer formed by the oxygen plasma oxidation.
Third EmbodimentNext, a description will be given of a third embodiment. This embodiment may include a semiconductor device, a power supply unit, or a high-frequency amplifier.
The semiconductor device in this embodiment is formed by a discrete package of the semiconductor device in accordance with the first embodiment or the second embodiment. A description will be given of the discrete package of the semiconductor device, by referring to
(Semiconductor Device)
First, the semiconductor device fabricated in accordance with the first embodiment or the second embodiment may be cut by dicing or the like, in order to form a semiconductor chip 410 or HEMT using the GaN semiconductor material. The semiconductor chip 410 may be fixed on a lead frame 420 by a die-attaching agent 430 such as solder. The semiconductor chip 410 corresponds to the semiconductor device in the first embodiment or the second embodiment.
Next, a gate electrode 411 is connected to a gate lead 421 by a bonding wire 431, a source electrode 412 is connected to a source lead 422 by a bonding wire 432, and a drain electrode 413 is connected to a detain lead 423 by a bonding wire 433. The bonding wires 431, 432, and 433 may be formed by a metal material, such as Al or the like. In addition, in this embodiment, the gate electrode 411 may be a kind of gate electrode pad connected to the gate electrode 41 of the semiconductor device in the first embodiment or the second embodiment. Moreover, the source electrode 412 may be a kind of source electrode pad connected to the source electrode 42 of the semiconductor device in the first embodiment or the second embodiment. Furthermore, the drain electrode 413 may be a kind of drain electrode pad connected to the drain electrode 43 of the semiconductor device in the first embodiment or the second embodiment.
Next, the semiconductor chip 410 may be encapsulated by a mold resin 440 by a transfer mold. As a result, the discrete package of the semiconductor device, encapsulating the HEMT using the GaN semiconductor, may be fabricated.
(PFC Circuit, Power Supply Unit, and High-Frequency Amplifier)
Next, a description will be given of a PFC (Power Factor Correction) circuit, a power supply unit, and a high-frequency amplifier in this embodiment. The PFC circuit, the power supply unit, and the high-frequency amplifier in this embodiment are a power supply unit or a high-frequency amplifier that may use the semiconductor device in accordance with the first embodiment or the second embodiment.
(PFC Circuit)
Next, a description will be given of the PFC circuit in this embodiment, by referring to
In the PFC circuit 450, a drain electrode of the switching device 451, an anode terminal of the diode 452, and one terminal of the choking coil 453 are connected. In addition, a source electrode of the switching device 451, one terminal of the capacitor 454, and one terminal of the capacitor 455 are connected. Further, the other terminal of the capacitor 454 and the other terminal of the choking coil 453 are connected. The other terminal of the capacitor 455 and a cathode terminal of the diode 452 are connected, and the A.C. power supply is connected between the two terminals of the capacitor 454 via the diode bridge 456. In this PFC circuit 450, a D.C. output is obtained from the two terminals of the capacitor 455.
(Power Supply Unit)
Next, a description will be given of the power supply unit in this embodiment, by referring to
More particularly, the power supply unit in this embodiment may include a high-voltage primary side circuit 461, a low-voltage secondary side circuit 462, and a transformer 463 arranged between the primary side circuit 461 and the secondary side circuit 462.
The primary side circuit 461 may include the PFC circuit 450 described above, and an inverter circuit connected between the two terminals of the capacitor 455 within the PFC circuit 450. A full bridge inverter circuit 460 is an example of such an inverter circuit. The full bridge inverter circuit 460 may include a plurality of switching devices, and may include four switching devices 464a, 464b, 464c, and 464f in this example. The secondary side circuit 462 may include a plurality of switching devices, and may include three switching devices 46a, 465b, and 465c in this example. An A.C. power supply 457 is connected to the diode bridge 456.
In this embodiment, the semiconductor device in accordance with the first embodiment or the second embodiment, that is, the HEMT, may be used for the switching device 451 of the PFC circuit 450 within the primary side circuit 461. In addition, the semiconductor device in accordance with the first embodiment or the second embodiment, that is, the HEMT, may be used for each of the switching devices 464a, 464b, 464c, and 464d of the full bridge inverter circuit 460. On the other hand, a FET having a MIS (Metal Insulator Semiconductor) structure using silicon may be used for each of the switching devices 465a, 465b, and 465c of the secondary side circuit 462.
(High-Frequency Amplifier)
Next, a description will be given of the high-frequency amplifier in this embodiment, by referring to
The digital predistortion circuit 471 may compensate for a non-linear distortion in an input signal. The mixer 472a may mix the input signal compensated of the non-linear distortion, and an A.C. signal. The power amplifier 473 may amplify the mixed signal from the mixer 472a. The power amplifier 473 may include the semiconductor device in accordance with the first embodiment or the second embodiment, that is, the HEMT. The directional coupler 474 may monitor input and output signals thereof. In
In each of the embodiments described above, the gate insulator layer may be made of a material selected from a group consisting of an oxide, a nitride, and an oxynitride of any one or a combination of aluminum hafnium, silicon, and nickel.
Although the embodiments are numbered with, for example, “first,” “second,” or “third,” the ordinal numbers do not imply priorities of the embodiments. Many other variations and modifications will be apparent to those skilled in the art.
All examples and conditional language recited herein are intended for pedagogical purposes to aid the reader in understanding the invention and the concepts contributed by the inventor to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions, nor does the organization of such examples in the specification relate to a showing of the superiority and inferiority of the invention. Although the embodiments of the present invention have been described in detail, it should be understood that the various changes, substitutions, and alterations could be made hereto without departing from the spirit and scope of the invention.
Claims
1. A semiconductor device comprising:
- a nitride semiconductor layer formed on a substrate;
- an insulator formed on the nitride semiconductor layer;
- a gate electrode formed on the insulator layer; and
- a source electrode and a drain electrode in contact with the nitride semiconductor layer,
- wherein the nitride semiconductor layer includes a first semiconductor layer formed on the substrate, and a second semiconductor layer formed on the first semiconductor layer,
- wherein the insulator layer includes a first insulator layer formed on the second semiconductor layer, and a second insulator layer formed on the first insulator layer, and
- wherein the second insulator layer has a density higher than that of the first insulator layer.
2. The semiconductor device as claimed in claim 1, wherein the nitride semiconductor layer further includes a third semiconductor layer formed on the second semiconductor layer.
3. A semiconductor device comprising:
- a nitride semiconductor layer formed on a substrate;
- an insulator formed on the nitride semiconductor layer;
- a gate electrode formed on the insulator layer; and
- a source electrode and a drain electrode formed on the nitride semiconductor layer,
- wherein the nitride semiconductor layer includes a first semiconductor layer formed on the substrate, and a second semiconductor layer formed on the first semiconductor layer, and
- wherein a ratio of oxygen atoms with respect to metal atoms included in the nitride semiconductor layer, in a vicinity of an interface between the nitride semiconductor layer and the insulator layer, is 0.4 or lower.
4. The semiconductor device as claimed in claim 3, wherein the insulator layer is made of a material selected from a group consisting of an oxide, a nitride, and an oxynitride of any one or a combination of aluminum hafnium, silicon, and nickel.
5. The semiconductor device as claimed in claim 3, wherein the insulator layer is made of aluminum oxide.
6. The semiconductor device as claimed in claim 5, wherein a density of aluminum hydroxide included the insulator layer is 4% or lower.
7. The semiconductor device as claimed in claim 3, wherein the nitride semiconductor layer further includes a third semiconductor layer formed on the second semiconductor layer.
8. The semiconductor device as claimed in claim 7, wherein the third semiconductor layer is made of a material including GaN.
9. The semiconductor device as claimed in claim 8, wherein the first semiconductor layer is made of a material including GaN.
10. The semiconductor device as claimed in claim 9, wherein the second semiconductor layer is made of a material including AlGaN.
11. The semiconductor device as claimed in claim 3, including HEMT (High Electron Mobility Transistor).
12. A power supply unit comprising:
- the semiconductor device as claimed in claim 3.
13. An amplifier comprising:
- the semiconductor device as claimed in claim 3.
14. A method of fabricating a semiconductor device, comprising:
- forming a nitride semiconductor layer on a substrate;
- forming a first insulator layer on the nitride semiconductor layer by steam oxidation of ALD (Atomic Layer Deposition) using H2O source gas, or by oxidation of ALD using O3 source gas;
- forming a second insulator layer on the first insulator layer by oxygen plasma oxidation of ALD using O2 source gas;
- forming a gate electrode on the second insulator layer; and
- forming a source electrode and a drain electrode on the nitride semiconductor layer,
- wherein the forming the nitride semiconductor layer includes forming a first semiconductor layer on the substrate, and forming a second semiconductor layer on the first semiconductor layer.
15. The method as claimed in claim 14, wherein the forming the nitride semiconductor layer further includes forming a third semiconductor layer on the second semiconductor layer.
16. The method as claimed in claim 14, further comprising:
- forming a recess in a region where the gate electrode is to be formed, by removing a part of the nitride semiconductor layer,
- wherein the forming the recess is carried out after the forming the nitride semiconductor layer and before the forming the first insulator layer.
17. The method as claimed in claim 14, wherein the forming the first insulator layer forms a first aluminum oxide layer as the first insulator layer, and the forming the second insulator layer forms a second aluminum oxide layer as the second insulator layer.
18. The method as claimed in claim 17, wherein the forming the first insulator layer forms the first insulator layer by steam oxidation of ALD using trimethylaluminum (TMA) and H2O as source gases.
19. The method as claimed in claim 17, wherein the forming the second insulator layer forms the second insulator layer by oxygen plasma oxidation of ALD using trimethylaluminum (TMA) and O2 or O3 as source gases.
20. The method as claimed in claim 14, further comprising:
- performing a heat treatment after the forming the second insulator layer, at a temperature of 700° C. or higher and 800° C. or lower.
Type: Application
Filed: Dec 20, 2012
Publication Date: Sep 19, 2013
Inventor: Shirou OZAKI (Kawasaki)
Application Number: 13/721,257
International Classification: H01L 29/778 (20060101); H01L 29/66 (20060101);