CONTINUOUS TIME INPUT STAGE
A continuous time input stage including a first digital-to-analog converter (DAC) including a first DAC code input, a second DAC including a second DAC code input, a first set of switches coupled to the output of the first DAC, a second set of switches coupled to the output of the second DAC, and an amplifier configured to receive the output of either the first DAC or the second DAC.
Latest Analog Devices Technology Patents:
- SENSORS AND RELATED SYSTEMS AND METHODS
- Broadband microwave variable gain up-converter
- Ultra low-voltage circuit and method for nanopower boost regulator
- CONTROL CIRCUIT FOR USE WITH A SENSOR, AND MEASUREMENT SYSTEM INCLUDING SUCH A CONTROL CIRCUIT
- COMBINATION OF A BATTERY STACK AND A BATTERY MONITOR, AND A METHOD OF CONNECTING A BATTERY MONITOR TO A STACK OF BATTERIES
In a conventional continuous time sigma delta (CTSD) analog-to-digital converter (ADC), code transition glitches in the feedback DAC and intersymbol interference (ISI) may severely degrade accuracy. A scheme that makes a continuous time sigma delta ADC robust to ISI and DAC glitches has been described in U.S. Pat. No. 7,095,345, which is hereby incorporated by reference in its entirety. According to the described scheme, an input stages for a CTSD ADC may disconnect input resistors and a feedback DAC from integrators for a time period every clock cycle. During this time, the DAC may be updated with a new DAC input code. In this manner, errors from the DAC may not be propagated to the integrators. Further, disconnecting the DAC during this time may effectively implement a return to zero DAC, which may reduce ISI. However, disconnecting the DAC in this manner may also greatly reduce alias rejection, which is a desirable feature of conventional continuous time ADCs.
As illustrated in
As discussed above, the scheme illustrated within
The present invention relates to an improved continuous time input stage, which may be used with a sigma delta analog-to-digital convertor. The continuous time input stage may minimize, or be free of, ISI. Further, the continuous time input stage may maintain the rejection of input aliases around multiples of a clock frequency. In an embodiment of the present invention, the continuous time input stage may include a chopping mechanism, which may reject offset and 1/f noise of an operational transconductance amplifier (OTA).
Embodiments of the present invention provide a sigma delta modulator with a continuous time input stage. The continuous time input stage may use a pair of alternating DACs and input resistors, which may keep the input always connected to an integrator. In this manner, mixing input may be avoided and anti-aliasing may suffer little to no degradation.
The scheme illustrated within
The timing diagram illustrated within
In the scheme illustrated within
As illustrated within
The scheme illustrated within
Those skilled in the art may appreciate from the foregoing description that the present invention may be implemented in a variety of forms, and that the various embodiments may be implemented alone or in combination. Therefore, while the embodiments of the present invention have been described in connection with particular examples thereof, the true scope of the embodiments and/or methods of the present invention should not be so limited since other modifications will become apparent to the skilled practitioner upon a study of the drawings, specification, and following claims.
Claims
1. A continuous time input stage, comprising:
- a first digital-to-analog converter (DAC) including a first DAC code input;
- a second DAC including a second DAC code input;
- a first set of switches coupled to the output of the first DAC;
- a second set of switches coupled to the output of the second DAC;
- an amplifier configured, at input of the amplifier, to receive the output of either the first DAC or the second DAC based upon configuration of the first set of switches and the second set of switches; and
- at least one integrator capacitor coupled between an output of the amplifier and the input of the amplifier.
2. The continuous time input stage of claim 1, wherein the output of the first DAC is connected to the input of the amplifier based upon the configuration of the first set of switches.
3. The continuous time input stage of claim 1, wherein the output of the second DAC is connected to the input of the amplifier based upon the configuration of the second set of switches.
4. The continuous time input stage of claim 1, wherein the first DAC is configured to receive a new DAC code when the output of the second DAC is connected to the amplifier.
5. The continuous time input stage of claim 1, wherein the second DAC is configured to receive a new DAC code when the output of the first DAC is connected to the amplifier.
6. The continuous time input stage of claim 1, wherein the first set of switches are responsive to the state of a first clock and the second set of switches are responsive to the state of a second clock.
7. The continuous time input stage of claim 6, wherein the first set of switches are configured to connect the output of the first DAC to the amplifier when the first clock is in a high state and the second clock is in a low state.
8. The continuous time input stage of claim 6, wherein the second set of switches are configured to connect the output of the second DAC to the amplifier when the first clock is in a low state and the second clock is in a high state.
9. A continuous time input stage, comprising:
- a first digital-to-analog converter (DAC) including a first DAC code input;
- a second DAC including a second DAC code input;
- a first pair of inputs, each coupled to an input resistor;
- a second pair of inputs, each coupled to an input resistor;
- a first set of switches coupled to the output of the first DAC;
- a second set of switches coupled to the output of the second DAC; and
- an amplifier configured, at input of the amplifier, to receive the output of either the first DAC or the second DAC based upon configuration of the first set of switches and the second set of switches; and
- a third set of switches configured to connect an output of the amplifier with an integrator output of at least one integrator capacitor coupled between the output of the amplifier and the input of the amplifier.
10. The continuous time input stage of claim 9, wherein the third set of switches is located between the output of the amplifier and the integrator output.
11. The continuous time input stage of claim 9, wherein the third set of switches is located in the amplifier.
12. The continuous time input stage of claim 9, wherein the output of the first DAC is connected to the input of the amplifier based upon the configuration of the first set of switches.
13. The continuous time input stage of claim 9, wherein the output of the second DAC is connected to the input of the amplifier based upon the configuration of the second set of switches.
14. The continuous time input stage of claim 9, wherein the first DAC is configured to receive a new DAC code when the output of the second DAC is connected to the amplifier.
15. The continuous time input stage of claim 9, wherein the second DAC is configured to receive a new DAC code when the output of the first DAC is connected to the amplifier.
16. The continuous time input stage of claim 9, wherein the first set of switches are responsive to the state of a first clock, the second set of switches are responsive to the state of a second clock, a first subset of the third set of switches is responsive to the state of the first clock, and a second subset of the third set of switches is responsive to the state of the second clock.
17. The continuous time input stage of claim 16, wherein the first set of switches are configured to connect the output of the first DAC to the amplifier when the first clock is in a high state and the second clock is in a low state.
18. The continuous time input stage of claim 16, wherein the second set of switches are configured to connect the output of the second DAC to the amplifier when the first clock is in a low state and the second clock is in a high state.
19. The continuous time input stage of claim 16, wherein the third set of switches is configured to connect the output of the amplifier with the integrator output based upon the states of the first clock and the second clock.
20. A method for continuous time input, the method comprising:
- determining that a first clock signal from a clock is in a high state;
- activating a first set of switches based upon the determination that the first clock signal is in a high state;
- receiving a new DAC code at a first DAC when the first set of switches are activated;
- determining that a second clock signal from the clock is in a high state;
- activating a second set of switches based upon the determination that the second clock signal is in a high state; and
- receiving a new DAC code at a second DAC when the second set of switches are activated,
- wherein an amplifier configured, at input of the amplifier, to receive the output of either the first DAC or the second DAC based upon configuration of the first set of switches and the second set of switches, and
- at least one integrator capacitor coupled between output of the amplifier and the input of the amplifier, to generate integrated output.
21. The method of claim 20, further comprising:
- chopping an amplifier input and output using a third set of switches based upon a state of the third set of switches, the chopping occurring at a rate that is a multiple of a frequency of the clock.
22. The method of claim 20, further comprising:
- chopping an amplifier input and output using a third set of switches based upon a state of the third set of switches, the chopping occurring at a rate that is lower than a frequency of the clock.
Type: Application
Filed: Jan 22, 2013
Publication Date: Jul 24, 2014
Applicant: Analog Devices Technology (Hamilton)
Inventors: Roberto S. MAURINO (Torino), Sanjay RAJASEKHAR (Bangalore), Abhilasha KAWLE (Bangalore)
Application Number: 13/747,241
International Classification: H03M 1/82 (20060101);