PACKAGED INTEGRATED CIRCUIT DEVICES WITH THROUGH-BODY CONDUCTIVE VIAS, AND METHODS OF MAKING SAME
A device is disclosed which includes at least one integrated circuit die, at least a portion of which is positioned in a body of encapsulant material, and at least one conductive via extending through the body of encapsulant material.
Latest MICRON TECHNOLOGY, INC. Patents:
- Integrated Structures
- Memory Arrays and Methods Used in Forming a Memory Array Comprising Strings of Memory Cells
- Usage-Based-Disturbance Alert Signaling
- Efficient Command Protocol
- Elevationally-Extending Transistors, Devices Comprising Elevationally-Extending Transistors, and Methods of Forming a Device Comprising Elevationally-Extending Transistors
This application is a continuation of U.S. application Ser. No. 12/852,925 filed Aug. 9, 2010, now U.S. Pat. No. 8,723,307, which is a divisional of U.S. application Ser. No. 11/834,765 filed Aug. 7, 2007, now U.S. Pat. No. 7,781,877, each of which is incorporated herein by reference in its entirety.
BACKGROUND OF THE INVENTION1. Technical Field
This subject matter disclosed herein is generally directed to the field of packaging integrated circuit devices, and, more particularly, to packaged integrated circuit devices with through-body conductive vias and various methods of making same.
2. Description of the Related Art
Integrated circuit technology uses electrical devices, e.g., transistors, resistors, capacitors, etc., to formulate vast arrays of functional circuits. The complexity of these circuits requires the use of an ever-increasing number of linked electrical devices so that the circuit may perform its intended function. As the number of transistors increases, the integrated circuitry dimensions shrink. One challenge in the semiconductor industry is to develop improved methods for electrically connecting and packaging circuit devices which are fabricated on the same and/or on different wafers or chips. In general, it is desirable in the semiconductor industry to construct transistors which occupy less surface area on the silicon chip/die.
In the manufacture of semiconductor device assemblies, a single semiconductor die is most commonly incorporated into each sealed package. Many different package styles are used, including dual inline packages (DIP), zig-zag inline packages (ZIP), small outline J-bends (SOJ), thin small outline packages (TSOP), plastic leaded chip carriers (PLCC), small outline integrated circuits (SOIC), plastic quad flat packs (PQFP) and interdigitated leadframe (IDF). Some semiconductor device assemblies are connected to a substrate, such as a circuit board, prior to encapsulation. Manufacturers are under constant pressure to reduce the size of the packaged integrated circuit device and to increase the packaging density in packaging integrated circuit devices.
In some cases, packaged integrated circuit devices have been stacked on top of one another in an effort to conserve plot space. Prior art techniques for conductively coupling the stacked packaged integrated circuit devices to one another typically involved the formation of solder balls or wire bonds to establish this connection. What is desired is a new and improved technique for conductively coupling stacked packaged integrated circuit devices to one another.
The present subject matter may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:
While the subject matter disclosed herein is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
DETAILED DESCRIPTION OF THE INVENTIONIllustrative embodiments of the present subject matter are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.
Although various regions and structures shown in the drawings are depicted as having very precise, sharp configurations and profiles, those skilled in the art recognize that, in reality, these regions and structures are not as precise as indicated in the drawings. Additionally, the relative sizes of the various features and doped regions depicted in the drawings may be exaggerated or reduced as compared to the size of those features or regions on fabricated devices. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the subject matter disclosed herein.
In the depicted embodiment, each of the conductive vias 18 in
As will be recognized by those skilled in the art after a complete reading of the present application, the methods and techniques disclosed herein may be applied to virtually any type of integrated circuit device that may be formed on the die 12. Additionally, the configuration and location of the schematically depicted bond pads 14, the conductive wiring lines 16, and the through-body conductive interconnections 18 may vary depending upon the particular application.
Each of the illustrative individual embedded die 10A-10D in
As will be recognized by those skilled in the art after a complete reading of the present application, the methods and techniques disclosed herein may be applied to virtually any type of integrated circuit device that may be formed on the die 12 and packaged in a stacked configuration. Additionally, the configuration and location of the schematically depicted bond pads 14, conductive interconnections 18 and conductive structures 22 shown in
A plurality of conductive structures 22 provide an electrically conductive path between the two groups 10E and 10F. The individual embedded die 10 within each group may be secured to one another using an adhesive material 28. Note that, in the illustrative example depicted in
The structures depicted in
Next, as shown in
In
Next, the individual embedded die 10A-10B are subject to a variety of tests to confirm their acceptability for their intended application. Once the embedded die 10A-10B have successfully passed such tests, they are ready to be shipped to customers. In other applications, the tested embedded die 10A-10B may be assembled into a stacked packaged device 300, 400, 500 as depicted herein. In the example depicted in
In
Next, the groups of embedded die 10E-10F are subject to a variety of tests to confirm their acceptability for their intended application. Once the groups 10E-10F have successfully passed such tests, they are ready to be shipped to a customer. In some applications, the groups of embedded die 10E-10F may be assembled into a stacked packaged device as described herein. In the example depicted in
As will be recognized by those skilled in the art after a complete reading of the present application, the present disclosure may provide very efficient means for packaging individual die and providing stacked packaged integrated circuit devices. Much of the processing performed herein may be performed on multiple die at a single time as opposed to performing such operations on individual die one at a time. For example, although two illustrative die 12 are depicted in
Claims
1-10. (canceled)
11. A method of manufacturing a semiconductor device, comprising:
- encapsulating a semiconductor die with an encapsulant thereby forming a semiconductor structure having a front side and a back side, wherein the semiconductor die has an active surface generally flush with the front side, and side surfaces and a back surface embedded in the encapsulant, wherein the encapsulant is continuous;
- forming a conductive line at the front side of the encapsulant and the active surface of the semiconductor die; and
- forming a conductive via that extends from the front side to the back side of the semiconductor structure, the conductive via being in direct contact with the conductive line.
12. The method of claim 11 wherein encapsulating the semiconductor die includes:
- placing the semiconductor die on a sacrificial structure with the active surface of the semiconductor die facing the sacrificial structure;
- encapsulating the semiconductor die placed on the sacrificial structure; and
- removing the sacrificial structure.
13. The method of claim 11 wherein forming the conductive via includes:
- forming an opening in the encapsulant from the back side of the semiconductor structure to the conductive line at the front side of the semiconductor structure; and
- filling the opening with a conductive material.
14. The method of claim 11 wherein the semiconductor die is a first semiconductor die, the method further including:
- placing the first semiconductor die and a second semiconductor die on a sacrificial structure;
- encapsulating the semiconductor die includes encapsulating both the first and second semiconductor dies with the encapsulant while the first and second semiconductor dies are on the sacrificial structure; and
- thereafter, removing the sacrificial structure from the first and second semiconductor dies.
15. The method of claim 14, further comprising:
- singulating the encapsulated first and second semiconductor dies to form a first semiconductor structure and a second semiconductor structure; and
- placing a conductive structure between the first and second semiconductor structures, the conductive structure electrically coupling conductive vias in the first and second semiconductor structures.
16. The method of claim 15 wherein the back surface of the first semiconductor die faces a back surface of the second semiconductor die.
17. The method of claim 15 wherein the back surface of the first semiconductor die faces an active surface of the second semiconductor die.
18. The method of claim 11, further comprising:
- placing a solderball in direct contact with the conductive via at the front side of the semiconductor structure.
19. A method of manufacturing a semiconductor device, comprising:
- encapsulating a first semiconductor die with an encapsulant thereby forming a first semiconductor structure having a front side and a back side, the first semiconductor die having an active surface generally flush with the front side of the first semiconductor structure, and side surfaces and a back surface embedded in the encapsulant;
- encapsulating a second semiconductor die with an encapsulant thereby forming a second semiconductor structure having a front side and a back side, the second semiconductor die having an active surface generally flush with the front side of the second semiconductor structure, and side surfaces and a back surface embedded in the encapsulant, wherein the back side of the first semiconductor structure faces the front side of the second semiconductor structure;
- forming conductive lines on the front sides of the first and second semiconductor structures;
- forming a conductive via that extends from the front side of the first semiconductor structure to the back side of the first semiconductor structure, the conductive via being in direct contact with the conductive lines.
20. The method of claim 19 wherein the conductive via is a first conductive via, the method further comprising:
- forming a second conductive via that extends from the front side of the second semiconductor structure to the back side of the second semiconductor structure, the second conductive via being in direct contact with the conductive lines.
21. The method of claim 19, wherein encapsulating the first and the second semiconductor dies includes:
- placing the first and second semiconductor dies on a sacrificial structure with the active surfaces of the semiconductor dies facing the sacrificial structure;
- encapsulating the semiconductor dies placed on the sacrificial structure; and
- removing the sacrificial structure.
22. The method of claim 19, wherein forming the conductive via includes:
- forming an opening in the encapsulant from the back side of the first semiconductor structure to the conductive line at the front side of the first semiconductor structure; and
- filling the opening with a conductive material.
23. The method of claim 19, further comprising:
- forming a third semiconductor structure having a front side and a back side by: encapsulating a third semiconductor die with an encapsulant, wherein the third semiconductor die has an active surface generally flush with the front side of the third semiconductor structure, and a back surface embedded in the encapsulant, and encapsulating a fourth semiconductor die with an encapsulant, wherein the fourth semiconductor die has an active surface generally flush with the back side of the third semiconductor structure, and a back surface embedded in the encapsulant;
- forming conductive lines on the front and back sides of the third semiconductor structure;
- forming a third conductive via that extends from the front side of the third semiconductor structure to the back side of the third semiconductor structure, the third conductive via being in direct contact with the conductive lines; and
- stacking the third semiconductor structure with the first and second semiconductor structures.
24. The method of claim 23 further comprising placing a conductive structure between the third semiconductor structure and one of the first and second semiconductor structures.
25. The method of claim 23 wherein side surfaces of each of the third and fourth semiconductor dies are embedded in the encapsulant.
26. The method of claim 23 wherein the first, second and third conductive vias are axially aligned.
27. The method of claim 23 wherein forming a third semiconductor structure comprises:
- placing an adhesive material between the third semiconductor die and the fourth semiconductor die.
28. The method of claim of claim 27, wherein the back surfaces of the third and fourth semiconductor dies are spaced apart from the adhesive material.
29. The method of claim 19, further comprising:
- placing an additional semiconductor die in the first semiconductor structure.
30. The method of claim 19, further comprising:
- placing a conductive structure between and in direct contact with (1) the first conductive via of the first semiconductor structure and (2) the conductive lines on the front side of the second semiconductor structure.
31. The method of claim 20 wherein the first conductive via and the second conductive via are axially aligned.
Type: Application
Filed: May 8, 2014
Publication Date: Aug 28, 2014
Patent Grant number: 9099571
Applicant: MICRON TECHNOLOGY, INC. (Boise, ID)
Inventors: Tongbi Jiang (Boise, ID), Yong Poo Chia (Singapore)
Application Number: 14/273,138
International Classification: H01L 23/00 (20060101);