FLOATING BOND PAD FOR POWER SEMICONDUCTOR DEVICES
Embodiments of a semiconductor device including a floating bond pad are disclosed. In one preferred embodiment, the semiconductor device is a power semiconductor device. In one embodiment, the semiconductor device includes a substrate that includes an active area and a control contact area, a first bond pad on the active area, a floating control bond pad on the control contact area and laterally extending over a portion of the first bond pad, and a dielectric between the portion of the first bond pad and the floating control bond pad. The floating control bond pad enables the active area to extend below the floating control bond pad, which in turn decreases a size of the power semiconductor device for a particular rated current or, conversely, increases a size of the active area and thus a rated current for a particular semiconductor die size.
Latest Cree, Inc. Patents:
- Die-attach method to compensate for thermal expansion
- Group III HEMT and capacitor that share structural features
- Multi-stage decoupling networks integrated with on-package impedance matching networks for RF power amplifiers
- Asymmetric Doherty amplifier circuit with shunt reactances
- Power switching devices with high dV/dt capability and methods of making such devices
The present disclosure relates to a bond pad for a semiconductor device and more particularly relates to a floating bond pad for a semiconductor device such as, for instance, a power semiconductor device.
BACKGROUNDPower semiconductor devices are utilized in most modern power applications. For example, power semiconductor devices are used in heating and lighting controls, AC and DC power supplies, and AC and DC motor drives. Power semiconductor devices include, for example, power Metal Oxide Semiconductor Field Effect Transistors (MOSFETs), power Bipolar Junction Transistors (BJTs), and power thyristors. Power semiconductor devices can be formed in various material systems. However, Silicon Carbide (SiC) power semiconductor devices such as those manufactured and sold by Cree, Inc. are particularly beneficial due to their superior performance. For example, SiC power semiconductor devices have lower specific on-resistance and faster switching than Silicon (Si) power semiconductor devices for the same breakdown voltage, higher current densities than Si power semiconductor devices, and higher temperature of operation than Si power semiconductor devices.
Typically, a power semiconductor device is a vertical device fabricated on a semiconductor die. The semiconductor die for the power semiconductor device includes an active area and a control contact area. The active area is an area of the semiconductor die in which active features (e.g., source and channel regions) of the power semiconductor device are fabricated. The control contact area is a non-active area of the semiconductor die used to provide electrical connection between a corresponding control bond pad and control regions (e.g., channel, gate, or base regions) of the power semiconductor device in the active region of the semiconductor die. During operation, the active region carries a large amount of current (e.g., 1 Amp (A), 5A, 10A, 20A, 50A, or higher); however, the control contact area carries only a small amount of current. As such, in order to maintain current density at an acceptable level, the active area is typically much larger than the control contact area. For a vertical power semiconductor device, a current rating of the power semiconductor device is proportional to a size of the active area of the semiconductor die. Thus, for a 2× increase in the rated current of the power semiconductor device, there is a 2× increase in the size of the active region.
In order to connect the power semiconductor device to an external package, bond pads are formed on the semiconductor die. Using a power MOSFET as an example, a source bond pad is typically formed over the active area of the semiconductor die. The source bond pad is electrically connected to source regions within the active area of the semiconductor die. In addition, a gate bond pad is formed over the control contact area. The gate bond pad is electrically connected to channel regions within the active area of the semiconductor die. Lastly, for a vertical power MOSFET, a drain bond pad is formed on a bottom surface of the semiconductor die. During packaging, the bond pads are electrically connected to a package. In particular, the source and gate bond pads are typically connected to the package via corresponding wire bonds.
As power semiconductor devices evolve, there is increasing demand to decrease the size of the semiconductor die and thus the cost of the power semiconductor devices. As such, there is a need for systems and methods for reducing the size of the semiconductor die for power semiconductor devices.
SUMMARYEmbodiments of a semiconductor device including a floating bond pad are disclosed. In one preferred embodiment, the semiconductor device is a power semiconductor device such as, for example, a power Metal Oxide Semiconductor Field Effect Transistor (MOSFET), a power Bipolar Junction Transistor (BJT), or a power thyristor. However, the semiconductor device is not limited thereto. In one embodiment, the semiconductor device includes a substrate that includes an active area and a control contact area, a first bond pad on the active area, a floating control bond pad on the control contact area and laterally extending over a portion of the first bond pad, and a dielectric between the portion of the first bond pad and the floating control bond pad. The floating control bond pad enables the active area to extend below the floating control bond pad, which in turn decreases a size of the power semiconductor device for a particular rated current or, conversely, increases a size of the active area and thus a rated current for a particular semiconductor die size.
Those skilled in the art will appreciate the scope of the present disclosure and realize additional aspects thereof after reading the following detailed description of the preferred embodiments in association with the accompanying drawing figures.
The accompanying drawing figures incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.
The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that when an element such as a layer, region, or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being “over” or extending “over” another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly over” or extending “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes,” and/or “including” when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
Embodiments of a semiconductor device including a floating bond pad are disclosed. In one preferred embodiment, the semiconductor device is a power semiconductor device such as, for example, a power Metal Oxide Semiconductor Field Effect Transistor (MOSFET), a power Bipolar Junction Transistor (BJT), or a power thyristor. However, the semiconductor device is not limited thereto. For instance, the semiconductor device may alternatively be a Radio Frequency (RF) device. Further, while the embodiments described herein focus on a vertical device, the floating bond pad disclosed herein may also be used for lateral devices.
Before describing embodiments of a semiconductor device including a floating bond pad, a brief discussion of a conventional power semiconductor device is beneficial. In this regard,
A source bond pad 18 is formed on, and typically directly on, at least a portion of the active area 14 of the semiconductor die 12. Typically, the active area 14 includes the source and channel regions of the power semiconductor device 10 as well as one or more metallization, dielectric, and/or passivation layers between the source and channel regions and the source bond pad 18. In this case, conductive vias in the active area 14 are utilized to electrically connect the source bond pad 18 to the source regions in the active area 14. For example, conductive vias may electrically connect the source bond pad 18 to metal source contacts formed directly on the source regions in the active area 14. The gate bond pad 20 is formed on, and typically directly on, at least a portion of the gate contact area 16 of the semiconductor die 12. Typically, the gate contact area 16 is part of or is electrically connected to a gate metal that electrically connects to appropriate locations in the active area 14. For example, the gate metal is typically electrically connected to gate, or channel, regions within the active area 14. While not illustrated, one or more passivation layers may be formed over the semiconductor die 12 where openings to the source bond pad 18 and the gate bond pad 20 are formed in the one or more passivation layers.
Lastly,
One issue with the conventional power semiconductor device 10 is that the gate bond pad 20 must have at least a minimum size required for connection of the wire bond 36. Since only a small amount of current flows from the gate bond pad 20 to the gate contact area 16 of the semiconductor die 12, the minimum size of the gate bond pad 20 is significantly larger than a minimum size needed for the gate contact area 16. As a result, a significant amount of the semiconductor die 12 under the gate bond pad 20 is wasted space. As discussed below in detail, the floating bond pad disclosed herein reduces this wasted space by allowing the space under the gate bond pad 20 that would be wasted in the conventional power semiconductor device 10 to be used as part of the active area 14.
In this regard,
A source bond pad 46 is formed on, and preferably directly on, at least a portion of the active area 44 of the semiconductor die 42. The active area 44 may include one or more metallization, dielectric, and/or passivation layers between the active features in the active area 44 of the semiconductor die 42 and the source bond pad 46. In this case, conductive vias in the active area 44 are utilized to electrically connect the source bond pad 46 to appropriate locations in the active area 44. For example, conductive vias may electrically connect the source bond pad 46 to metal source contacts formed directly on source regions in the active area 44. A floating gate bond pad 48 is formed over the gate contact area and, as discussed below in detail, laterally extends over a portion of the active area 44 and, in this embodiment, a portion of the source bond pad 46. Note, however, that in another embodiment, the floating gate bond pad 48 may extend over a portion of the active area 44 but not the source bond pad 46. The gate contact area, which is under and electrically connected to the floating gate bond pad 48, is part of or is electrically connected to a gate metal that electrically connects to appropriate locations in the active area 44. For example, in this embodiment, the gate contact area may be part of the gate metal, where the gate metal is electrically connected to gate, or channel, regions within the active area 44. While not illustrated, one or more passivation layers may be formed over the semiconductor die 42 where openings to the source bond pad 46 and the floating gate bond pad 48 are formed in the one or more passivation layers.
The source bond pad 46 is formed on, and preferably directly on, at least a portion of the active area 44. Notably, while not illustrated, the active area 44 may include one or more layers of various materials (e.g., metallization layer(s), dielectric layer(s), passivation layer(s)) between the active features formed in the active area 44 and the source bond pad 46. In this case, conductive vias in the active area 44 are utilized to electrically connect the source bond pad 46 to appropriate locations in the active area 44. The floating gate bond pad 48 is formed over the gate contact area 52 and extends laterally over a portion 54 of the source bond pad 46 and a corresponding portion 56 of the active area 44. In addition, in this embodiment, the floating gate bond pad 48 extends over a portion 58 of the active area 44 over which the source bond pad 46 is not formed. A dielectric layer 60 is located between the floating gate bond pad 48 and the portion 54 of the source bond pad 46 over which the floating gate bond pad 48 laterally extends to thereby electrically insulate the floating gate bond pad 48 and the source bond pad 46 from one another. In addition, in this embodiment, the dielectric layer 60 is between the floating gate bond pad 48 and the portion 58 of the active area 44 to thereby insulate the floating gate bond pad 48 and the active area 44 from one another.
The floating gate bond pad 48 is electrically connected to the gate contact area 52 by a conductive feature 62 that passes through the dielectric layer 60 to the gate contact area 52. In this embodiment, the conductive feature 62 is a conductive via. A conductive via is a via, or through-hole, that passes through, in this case, the dielectric layer 60 to the gate contact area 52 and is filled with a conductive material such as metal. A size of the floating gate bond pad 48 is at least a minimum size required to make an electrical connection (e.g., a wire bond connection) between the floating gate bond pad 48 and an external package. The minimum size for the floating gate bond pad 48 will depend on the technology used to make the electrical connection between the floating gate bond pad 48 and the external package. As one example, the minimum size of the floating gate bond pad 48 is at least 100 micrometer (μm)×100 μm. While not illustrated, one or more passivation layers may be formed over the power semiconductor device 40, where openings to the source bond pad 46 and the floating gate bond pad 48 are formed to enable electrical connection during packaging. Because the power semiconductor device 40 is a vertical device, a drain bond pad 64 is formed on a second surface of the substrate 50.
The floating gate bond pad 48 allows the active area 44 to extend laterally under the floating gate bond pad 48. As a result, an amount of wasted space under the floating gate bond pad 48 is substantially reduced as compared to the wasted space under the gate bond pad 20 of the conventional power semiconductor device 10 (
After the source bond pad 46 is formed, a dielectric layer 76 is formed over the source bond pad 46 and an exposed surface of the substrate 50 as illustrated in
Next, the dielectric layer 76 is etched to create a first opening 78 over at least a portion of the source bond pad 46 and a second opening 80 over the gate contact area 52, thereby creating the dielectric layer 60 as illustrated in
Again, the process of
The discussion above has focused on a power MOSFET. However, the present disclosure is not limited thereto. For example, a floating bond pad may alternatively be utilized as a base bond pad for a power BJT or similar control contact bond pad for a similar power semiconductor device. Further, while the embodiments described above are for a vertical device, the floating bond pad disclosed herein may also be used for a lateral device such as, for example, a lateral MOSFET or a lateral BJT.
Those skilled in the art will recognize improvements and modifications to the preferred embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.
Claims
1. A semiconductor die on which a semiconductor device is fabricated, comprising:
- a substrate comprising an active area and a control contact area;
- a first bond pad on at least a portion of the active area;
- a floating control bond pad over the control contact area and laterally extending over a portion of the first bond pad, the floating control bond pad in electrical contact with the control contact area via a conductive feature; and
- a dielectric layer between the portion of the first bond pad and the floating control bond pad.
2. The semiconductor die of claim 1 wherein
- the dielectric layer is on the control contact area and laterally extends over at least the portion of
- the first bond pad such that the dielectric layer is between the control contact area and the floating control bond pad and between the portion of the first bond pad and the floating control bond pad, and the semiconductor die further comprises: a conductive feature that electrically connects the floating control bond pad and the control contact area.
3. The semiconductor die of claim 1 wherein the semiconductor device is a power semiconductor device.
4. The semiconductor die of claim 3 wherein the power semiconductor device is one of a group consisting of: a power Metal Oxide Semiconductor Field Effect Transistor and a power Bipolar Junction Transistor.
5. The semiconductor die of claim 3 wherein the power semiconductor device is a vertical device, and the semiconductor die further comprises a third bond pad on a surface of the substrate opposite the first bond pad.
6. The semiconductor die of claim 1 wherein the semiconductor die is electrically coupled to a package via a plurality of bond pads comprising the first bond pad and the floating control bond pad.
7. The semiconductor die of claim 1 wherein a size of the floating control bond pad is at least a minimum size required for an electrical connection from the floating control bond pad to a package.
8. The semiconductor die of claim 7 wherein the floating control bond pad results in at least a 50% reduction in wasted space under the floating control bond pad.
9. The semiconductor die of claim 7 wherein the floating control bond pad results in at least a 75% reduction in wasted space under the floating control bond pad.
10. A method of fabrication of a semiconductor device, comprising:
- providing a substrate comprising an active area and a control contact area;
- providing a first bond pad on at least a portion of the active area; and
- providing a floating control bond pad over the control contact area and laterally extending over a portion of the first bond pad such that the portion of the first bond pad and the floating control bond pad are separated by a dielectric layer, wherein the floating control bond pad is in electrical contact with the control contact area via a conductive feature.
11. The method of claim 10 wherein providing the floating control bond pad comprises:
- providing the dielectric layer over the first bond pad and an exposed surface of the substrate;
- etching the dielectric layer to expose at least some of the first bond pad; and
- after etching the dielectric layer, providing the floating control bond pad on the dielectric layer such that the floating control bond pad is over the control contact area and laterally extends over the portion of the first bond pad.
12. The method of claim 11 wherein providing the dielectric layer comprises depositing the dielectric layer.
13. The method of claim 12 wherein depositing the dielectric layer comprises one of a group consisting of depositing the dielectric layer via Chemical Vapor Deposition and sputtering the dielectric layer.
14. The method of claim 11 wherein providing the dielectric layer comprises spin-coating the dielectric layer.
15. The method of claim 10 wherein providing the floating control bond pad comprises:
- providing the dielectric layer over the first bond pad and an exposed surface of the substrate;
- providing the floating control bond pad on the dielectric layer such that the floating control bond pad is over the control contact area and laterally extends over the portion of the first bond pad; and
- after providing the floating control bond pad, etching the dielectric layer to expose at least some of the first bond pad.
16. The method of claim 10 wherein the semiconductor device is a power semiconductor device.
17. The method of claim 16 wherein the power semiconductor device is one of a group consisting of a power Metal Oxide Semiconductor Field Effect Transistor and a power Bipolar Junction Transistor.
18. The method of claim 16 wherein the power semiconductor device is a vertical device, and the method further comprises providing a third bond pad on a surface of the substrate opposite the first bond pad.
19. The method of claim 10 further comprising electrically connecting the semiconductor device to a package via a plurality of bond pads comprising the first bond pad and the floating control bond pad.
20. The method of claim 10 wherein a size of the floating control bond pad is at least a minimum size required for an electrical connection from the floating control bond pad to a package.
21. The method of claim 20 wherein the floating control bond pad results in at least a 50% reduction in wasted space under the floating control bond pad.
22. The method of claim 20 wherein the floating control bond pad results in at least a 75% reduction in wasted space under the floating control bond pad.
23. A semiconductor die, comprising:
- a substrate comprising a control contact area;
- a first bond pad on a first area of the semiconductor die;
- a dielectric layer on a portion of the first bond pad; and
- a floating control bond pad on a second area of the semiconductor die and laterally extending over the dielectric layer on the portion of the first bond pad such that the floating control bond pad laterally extends over the portion of the first bond pad on the first area of the semiconductor die, wherein the floating control bond pad is in electrical contact with the control contact area via a conductive feature.
24. The semiconductor die of claim 23 wherein the semiconductor die is incorporated into a package, and a first electrical connection is provided from the first bond pad to the package and a second electrical connection that is different from the first electrical connection is provided from the floating control bond pad to the package.
25. The semiconductor die of claim 1 wherein the dielectric layer is directly on the active area and between the portion of the first bond pad and the floating control bond pad.
Type: Application
Filed: Mar 4, 2013
Publication Date: Sep 4, 2014
Patent Grant number: 10068834
Applicant: Cree, Inc. (Durham, NC)
Inventors: Sarah Kay Haney (Cary, NC), Brett Hull (Raleigh, NC), Daniel Namishia (Wake Forest, NC)
Application Number: 13/783,644
International Classification: H01L 23/48 (20060101); H01L 21/50 (20060101);