POWER REDUCTION CIRCUIT AND METHOD
A method of reducing leakage current in a memory circuit is disclosed (FIG. 8A). The method includes connecting a first supply voltage terminal (VDD) to a bulk terminal of a transistor in an active mode of operation. The method further includes detecting a low power mode (SLEEP) of operation of the transistor and disconnecting the first supply voltage terminal from the bulk terminal in response to the step of detecting.
Latest Texas Instruments Incorporated Patents:
This application claims the benefit under 35 U.S.C. §119(e) of Provisional Appl. No. 61/772,217 (TI-73545PS), filed Mar. 04, 2013, which is incorporated herein by reference in its entirety.
BACKGROUND OF THE INVENTIONNonvolatile memory circuits such as electrically erasable programmable read only memories (EEPROM) and Flash EEPROMs have been widely used for several decades in various circuit applications including computer memory, automotive applications, and video games. Each of these nonvolatile memory circuits has at least one nonvolatile memory element such as a floating gate, silicon nitride layer, programmable resistance, or other nonvolatile memory element that maintains a data state when an operating voltage is removed. Many new applications, however, require the access time and packing density of previous generation nonvolatile memories in addition to low power consumption for battery powered circuits. One nonvolatile memory technology that is particularly attractive for these low power applications is the ferroelectric memory cell, which uses a ferroelectric capacitor for a nonvolatile memory element. A major advantage of these ferroelectric memory cells is that they require approximately three orders of magnitude less energy for write operations than previous generation floating gate memories. Furthermore, they do not require high voltage power supplies for programming and erasing charge stored on a floating gate. Thus, circuit complexity is reduced and reliability increased.
The term ferroelectric is something of a misnomer, since present ferroelectric capacitors contain no ferrous material. Typical ferroelectric capacitors include a dielectric of ferroelectric material formed between two closely-spaced conducting plates. One well-established family of ferroelectric materials known as perovskites has a general formula ABO3. This family includes Lead Zirconate Titanate (PZT) having a formula Pb(ZrxTi1-x)O3. This material is a dielectric with a desirable characteristic that a suitable electric field will displace a central atom of the lattice. This displaced central atom, either Titanium or Zirconium, remains displaced after the electric field is removed, thereby storing a net charge. Another family of ferroelectric materials is Strontium Bismuth Titanate (SBT) having a formula SbBi2Ta2O9. SBT has several advantages over PZT. Memories fabricated from either ferroelectric material have a destructive read operation. In other words, the act of reading a memory cell destroys the stored data so that it must be rewritten before the read operation is terminated.
A typical one-transistor, one-capacitor (1T1C) ferroelectric memory cell of the prior art is illustrated at
Referring to
Referring to
A read operation is illustrated at
By way of comparison, the read “1” data state has changed from a stored “1” to a stored “0”. Thus, the read “0” operation is nondestructive, but the read “1” operation is destructive. At time t4, plate line PL goes low and applies −Vmax to the read “1” cell, thereby storing −Qs. At the same time, zero voltage is applied to the read “0” cell and charge Qr is restored. At the end of the read cycle, signal PRE goes high and precharges both bit lines BL to zero volts or ground. Thus, zero volts is applied to the read “1” cell and −Qr is restored.
Referring now to
PL goes low at time t4, and precharge signal PRE goes high at time t5. The high level of precharge signal PRE precharges the bit lines to ground or Vss. The word line WL goes low at time t6, thereby isolating the ferroelectric capacitor from the bit line and completing the pulse sensing cycle.
Referring to
A bit line restore circuit includes p-channel transistors 602 through 606 and is arranged to restore either bit line BL or /BL to VDD during a read or write back operation in response to a data state. N-channel transfer gate transistors couple bit lines BL and /BL to latch lines LAT and /LAT, respectively, in response to control signal TG. A bit line reference circuit is arranged to apply voltage VREF to one of bit lines BL and /BL during a read operation. For example, if a memory cell connected to bit line BL is selected, complementary bit line /BL receives reference voltage VREF Likewise, if a memory cell connected to bit line /BL is selected, bit line BL receives reference voltage VREF. Sense amplifier 600 amplifies a difference voltage between bit lines BL and /BL during a read operation in response to control signal SAEN (not shown in
The one-transistor, one-capacitor (1T1C) memory cell of
Referring to
In operation, word line WL is normally low and complementary word line WLB is normally high when the memory cell of
Path A is a parasitic leakage current path from the n-well or bulk terminal to the drain of p-channel transistor 700. The bit line BL(/BL) is normally precharged to VSS or ground and the n-well or bulk terminal is at VDD in standby and sleep modes. This leakage path may be, for example, 1.37 pA for an unselected bit line. Path B is a parasitic leakage current path from the n-well or bulk terminal to the source of p-channel transistor 700. The plate line PL is normally held at to VSS or ground and the n-well or bulk terminal is at VDD. N-channel shunt transistor 702 conducts the current of path B to plate line PL and may be, for example, 1.37 pA. Path C is a parasitic leakage current path between n-well (VDD) and p-substrate (VSS). It is typically less than paths A and B due to the linear junction and may be, for example, 0.62 pA. The total parasitic current leakage for paths A-C, therefore, may be 3.36 pA for each memory cell or 4.30 μA for a 1.28 Mbit memory array. The present invention is directed to avoiding these and other disadvantages as will be discussed in detail.
BRIEF SUMMARY OF THE INVENTIONIn a preferred embodiment of the present invention, a method of reducing leakage current in a memory circuit is disclosed. The method includes connecting a first power supply voltage terminal to a bulk terminal of a transistor in an active mode of operation. The method further includes detecting a low power mode of operation and disconnecting the first power supply voltage terminal from the bulk terminal in response to the step of detecting.
Preferred embodiments of the present invention provide significant advantages in power reduction during standby and sleep modes of a circuit. In the following discussion, standby and sleep modes are both low power modes of operation of a memory or other circuit. A sleep mode is a lower power mode than standby and typically requires a greater latency period than standby in order to return to an active mode. The circuit maintains some functionality in these low power modes as compared to circuits where the operating voltage is removed and the circuit is turned off.
Referring to
When the memory circuit is not accessed for a predetermined time or a system processor directs a transition from active mode to standby mode, control signal SLEEP goes high and control signal STBY goes low. In standby mode, therefore, p-channel transistor 800 is off and p-channel transistor 802 is on. Thus, the n-well or bulk terminal of p-channel access transistors of the memory array are disconnected from power supply voltage source VDD and connected to standby supply voltage source VDS. Standby voltage source VDS is preferably less than power supply voltage VDD and permits the memory array to return to an active mode of operation such as a read or write mode with much less latency than is sleep mode. In this mode, power supply current is greatly reduced to the n-well or bulk terminals due to the reduced reverse bias of the p-channel source and drain terminals with respect to the bulk terminal (n-well). For example, in active mode the source and drain terminals of the p-channel access transistors were held to VSS and their bulk terminals (n-well) were held to VDD (1.6 V) by p-channel transistor 800. Thus, the parasitic source and drain junctions of each p-channel access transistor were reverse biased by 1.6 V. When the p-channel bulk terminals (n-well) are held to 0.8 V in standby mode, parasitic leakage current through paths A-C is greatly reduced with only 0.8 V reverse bias. The latency period for the memory circuit to return to active mode is greatly reduced.
Referring next to
Here, however, each memory cell includes p-channel access transistors 900 and 912, n-channel access transistors 904 and 914, n-channel shunt transistors 902 and 910, and ferroelectric capacitors 906 and 908. During a read operation, word line WL goes high and complementary word line WLB goes low. Access transistors 900 and 904 couple data from ferroelectric capacitor 906 to bit line BL Likewise, access transistors 912 and 914 couple data from ferroelectric capacitor 908 to complementary bit line /BL. The difference voltage between BL and /BL is then amplified as previously described with regard to
In active operation, control signal SLEEP is low and control signal STBY is high. Thus, p-channel transistor 800 is on and power supply voltage VDD is applied to the n-well or bulk terminals of all p-channel access transistors of the memory array. P-channel transistor 802 is off so that standby supply voltage VDS is disconnected from the memory array n-well or bulk terminals. If the memory circuit is not accessed for a predetermined time or a system processor directs a transition from active mode to sleep mode, control signal SLEEP goes high and control signal STBY remains high. In sleep mode, therefore, both p-channel transistors 800 and 802 are off and the n-well or bulk terminal of p-channel access transistors of the memory array are permitted to float. In this mode, no power supply current is supplied to the n-well or bulk terminals. Through normal leakage current the n-well or bulk terminal bias gradually decreases with respect to the source and drain terminals of p-channel access transistors such as p-channel access transistors 900 and 912. For example, in active mode the source and drain terminals of the p-channel access transistors were held to VSS and their bulk terminals (n-well) were held to VDD by p-channel transistor 800. Thus, the parasitic source and drain junctions of each p-channel access transistor were reverse biased by 1.6 V. When the p-channel bulk terminals (n-well) are allowed to float, their bias degrades to approximately 0 V over time and parasitic leakage current through paths A-C is negligible.
When the memory circuit is not accessed for a predetermined time or a system processor directs a transition from active mode to standby mode, control signal SLEEP goes high and control signal STBY goes low. In standby mode, therefore, p-channel transistor 800 is off and p-channel transistor 802 is on. Thus, the n-well or bulk terminal of p-channel access transistors of the memory array are disconnected from power supply voltage source VDD and connected to standby supply voltage source VDS. Standby voltage source VDS is preferably less than power supply voltage VDD and permits the memory array to return to an active mode of operation such as a read or write mode with much less latency than is sleep mode. In this mode, power supply current is greatly reduced to the n-well or bulk terminals due to the reduced reverse bias of the p-channel source and drain terminals and the p-substrate (path C of
Referring to
Still further, while numerous examples have thus been provided, one skilled in the art should recognize that various modifications, substitutions, or alterations may be made to the described embodiments while still falling with the inventive scope as defined by the following claims. For example, the present invention may be applied to individual subarrays so that some subarrays are in active mode while other subarrays are in standby or sleep modes. Moreover, advantages of the present invention also apply to other types of circuits that would benefit from reduced power consumption in standby or sleep modes. Other combinations will be readily apparent to one of ordinary skill in the art having access to the instant specification.
Claims
1. A method of reducing leakage current in a memory circuit, comprising:
- connecting a first supply voltage terminal to a bulk terminal of a first transistor of the memory circuit in an active mode of operation;
- applying a high level of a control signal to at least one terminal of a memory cell of the memory circuit;
- detecting a first low power mode of operation of the memory circuit; and
- disconnecting the first supply voltage terminal from the bulk terminal during the step of applying and floating the bulk terminal in response to the step of detecting.
2. A method as in claim 1, wherein the control signal is one of a word line and a complementary word line voltage.
3. A method as in claim 1, comprising:
- detecting a second low power mode of operation; and
- connecting a second power supply voltage terminal to the bulk terminal in response to the step of said detecting a second low power mode of operation.
4. A method as in claim 1, wherein the first transistor is an access transistor of the memory cell.
5. A method as in claim 1, wherein the memory circuit comprises one of a three-transistor, one-capacitor (3T1C) and a four-transistor, one-capacitor (4T1C) ferroelectric memory cell.
6. A method as in claim 1, wherein the memory circuit comprises one of a six-transistor, two-capacitor (6T2C) and an eight-transistor, two capacitor (8T2C) ferroelectric memory cell.
7. A method as in claim 1, comprising connecting a current path of a second transistor in parallel with a current path of the first transistor, the second transistor having a complementary conductivity type with respect to the first transistor.
8. A memory circuit, comprising:
- a first power supply terminal;
- a first access transistor having a current path and a bulk terminal; and
- a first switching transistor having a current path coupled between the first power supply terminal and the bulk terminal and having a control terminal coupled to receive a first control signal having a first logic state to disconnect the bulk terminal from the first power supply terminal, thereby floating the bulk terminal while at least one terminal of a memory cell of the memory circuit receives a high level control signal.
9. A memory circuit as in claim 8, wherein the first logic state of the first control signal is a sleep mode signal.
10. A memory circuit as in claim 8, wherein a second logic state of the first control signal connects the bulk terminal to the first power supply terminal.
11. A memory circuit as in claim 10, wherein the second logic state is an active mode signal.
12. A memory circuit as in claim 8, comprising:
- a second power supply terminal; and
- a second switching transistor having a current path coupled between the second power supply terminal and the bulk terminal and having a control terminal coupled to receive a second control signal to connect the bulk terminal to the second power supply terminal.
13. A memory circuit as in claim 12, wherein the second control signal is a standby mode signal.
14. A memory circuit as in claim 8, comprising:
- a bit line coupled to a first terminal of the current path of the first access transistor; and
- a nonvolatile memory element coupled to a second terminal of the current path of the first access transistor.
15. A memory circuit as in claim 14, comprising a second access transistor having a current path connected in parallel with the current path of the first access transistor, the second access transistor having a complementary conductivity type with respect to the first access transistor.
16. A memory circuit as in claim 15, wherein the circuit comprises one of a three-transistor, one-capacitor (3T1C), four-transistor, one-capacitor (4T1C), six-transistor, two-capacitor (6T2C), and eight-transistor, two-capacitor (8T2C) ferroelectric memory cell.
17. A method of reducing leakage current in a memory cell, comprising:
- applying a first power supply voltage to a control terminal of a transistor of the memory cell;
- applying the first power supply voltage to a bulk terminal of the transistor in an active mode of operation;
- detecting a low power mode of operation of the transistor; and
- removing the first supply voltage from the bulk terminal, thereby floating the bulk terminal and maintaining the first power supply voltage at the control terminal in response to the step of detecting.
18. A method as in claim 17, wherein the memory cell is one of a three-transistor, one-capacitor (3T1C), four-transistor, one-capacitor (4T1C), six-transistor, two-capacitor (6T2C), and eight-transistor, two-capacitor (8T2C) ferroelectric memory cell.
19. A method as in claim 17, comprising:
- determining that the low power mode of operation is a standby mode; and
- connecting a second power supply voltage terminal to the bulk terminal in response to the step of determining.
20. A method as in claim 17, wherein the low power mode of operation is a sleep mode signal.
Type: Application
Filed: Oct 11, 2013
Publication Date: Sep 4, 2014
Applicant: Texas Instruments Incorporated (Dallas, TX)
Inventors: Sudhir Madhan (Richardson, TX), Hugh McAdams (Mckinney, TX)
Application Number: 14/051,946
International Classification: G11C 5/14 (20060101);