PROTECTIVE PACKAGING FOR INTEGRATED CIRCUIT DEVICE
A method for packaging an integrated circuit (IC) device in which conventional manufacturing steps of mechanically bonding a die to a corresponding interconnecting substrate, wire bonding the die, and encapsulating the die in a protective shell are replaced by a single manufacturing step that includes thermally treating an appropriate assembly of parts to both form proper electrical connections for the die in the resulting IC package and cause the molding compound(s) to encapsulate the die in a protective enclosure.
The present invention relates to integrated circuit (IC) packaging, and more particularly, to protective encapsulation of a die used in a ball grid array (BGA) or a similar IC package.
The most readily available form of semiconductor die products are termed “bare die.” Typically, such bare dies are produced in relatively large batches using wafers of electronics-grade silicon or other suitable semiconductor material(s) through a multi-step sequence of photolithographic and chemical processing steps, during which integrated circuits are gradually created on the wafer. Each wafer is then cut (“diced”) into many pieces (dies), each containing a respective copy of the functional circuit that is being fabricated.
Many IC manufacturers purchase or fabricate bare dies and then package them in a particular manner to produce packaged IC devices that meet customer specifications. A conventional bare-die packaging process may include the steps of (i) mounting a die on an interconnecting substrate, such as a redistribution layer (RDL), an interposer, or a lead frame, and bonding or mechanically attaching the die to the interconnecting substrate; (iii) wire bonding the die to electrically connect it to the interconnecting substrate; and (iv) encapsulating the die in a protective molding compound.
In the bare-die packaging process, the wire bonding and encapsulating steps are substantially the rate-limiting steps of the manufacturing process. As such, improvements to the conventional bare-die packaging processes are desirable, e.g., to increase the throughput of the production line.
Embodiments of the present invention(s) are illustrated by way of example and are not limited by the accompanying figures, in which like references indicate similar elements. Elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the thicknesses of layers and regions may be exaggerated for clarity.
Detailed illustrative embodiments of the present invention are disclosed herein. However, specific structural and functional details disclosed herein are merely representative for purposes of describing example embodiments of the present invention. Embodiments of the present invention may be embodied in many alternative forms and should not be construed as limited to only the embodiments set forth herein. Further, the terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of example embodiments of the disclosure.
As used herein, the singular forms “a,” “an,” and “the,” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It further will be understood that the terms “comprises,” “comprising,” “has,” “having,” “includes,” and/or “including” specify the presence of stated features, steps, or components, but do not preclude the presence or addition of one or more other features, steps, or components. It also should be noted that, in some alternative implementations, the functions/acts noted may occur out of the order noted in the figures.
The present invention provides a method for packaging an IC device in which the conventional manufacturing steps of mechanically bonding a die to a corresponding interconnecting substrate, electrically connecting the die to the substrate, and encapsulating the die in a protective molding compound are replaced by a single manufacturing step that includes thermally treating an appropriate assembly of parts to both (i) form proper electrical connections for the die in the resulting IC package and (ii) cause the molding compound(s) to encapsulate the die in a protective enclosure.
In one embodiment, the present invention is a packaged IC device, including a first package substrate; a second package substrate; a die attached at a first side thereof to the first package substrate and further attached at an opposite second side thereof to the second package substrate such that the die is positioned within an enclosure defined by the first and second package substrates; and a body of a molding compound encapsulating the die and securing the die to the first and second package substrates inside the enclosure.
In another embodiment, the present invention provides a method for packaging an IC device. The method includes the steps of: (a) placing a plurality of dies into a corresponding plurality of openings in a monolithic array of first package substrates covered by a first layer of molding compound; (b) placing a monolithic array of second package substrates covered by a second layer of molding compound over the monolithic array of the first package substrates with the plurality of dies thereon to form an assembly having enclosures for the dies, wherein a respective one of the first package substrates and a respective one of the second package substrates form a respective enclosure for a respective one of the dies; and (c) forming a monolithic array of IC devices by thermally treating the assembly to cause the first and second layers to form, for each of the dies, a respective body of molding compound that encapsulates the die and attaches the die to the respective one of the first package substrates and the respective one of the second package substrates inside the respective enclosure.
Referring now to
In an example embodiment, the die 110 includes a die substrate 112, a semiconductor-device layer 114, and a metal-interconnect structure 116. The device layer 114 and the metal-interconnect structure 116 may be fabricated, in a conventional manner, on a surface of the die substrate 112. In some embodiments, the electrical circuit implemented using the die 110 may be a microcontroller, a sensor, or a power controller, for example.
In an example embodiment, the package substrate 140 can be, e.g., of a laminate variety and include several tracking layers (not explicitly shown in
In alternative embodiments, other package-substrate types, such as various conventional BGA substrates, may similarly be used for the package substrate 140. For example, in some embodiments, the package substrate 140 may be or include a redistribution layer (RDL), an interposer, a laminate plate, a wire board, or a lead frame.
One of ordinary skill in the art will understand that, in some embodiments, in addition to the die 110, the package substrates 130, 140 may be configured to host one or more additional dies, e.g., in a manner similar to that of the die 110. In embodiments in which the IC device 100 has more than one die, the package substrate 140 may be configured to provide both intra-die and inter-die electrical connections.
Referring to
Referring to
The ends of the metal vias 144 may protrude through the layer 242 as indicated in
Step 300 also uses a base 302 of a mold form (also see
A mechanical arm 510 is operated to place the monolithic array 540 onto a surface of the assembly 404 as indicated in
The assembly 608 is then transferred into an oven, where it is heated to an appropriate temperature at which thermosetting reactions can occur in the layers 332 and 542 and in the caps 244. The thermosetting reactions cause (i) layers 332 and 542 to fuse together and (ii) monolithic arrays 330 and 540 and dies 110 to become tightly bound to one another to form a single substantially monolithic piece. The thermosetting reactions also cause the caps 244 to form good electrical connections with the corresponding contact pads 118, thereby reliably electrically connecting the latter with the corresponding metal vias 144 (also see
According to an example embodiment disclosed above in reference to
In some embodiments of the packaged IC device, the body fills up gaps between the die and the first and second package substrates inside the enclosure.
In some embodiments of any of the above packaged IC devices, the body comprises a layer of the molding compound that directly attaches the first and second package substrates to one another outside a footprint of the die.
In some embodiments of any of the above packaged IC devices, the second package substrate comprises a plurality of electrically conducting vias (e.g., 144,
In some embodiments of any of the above packaged IC devices, the body comprises: a first layer (e.g., 232,
In some embodiments of any of the above packaged IC devices, the packaged IC device further comprises a plurality of solder bumps (e.g., 146,
According to another example embodiment disclosed above in reference to
In some embodiments of the above method, the method further comprises the step of (D) attaching (e.g., 800,
In some embodiments of any of the above methods, the method further comprises the step of (E) separating (e.g., 900,
In some embodiments of any of the above methods, the second package substrate comprises a plurality of electrically conducting vias (e.g., 144,
In some embodiments of any of the above methods, each of the dies comprises a die substrate (e.g., 112,
In some embodiments of any of the above methods, the thermal treatment of step (C) causes each of the respective bodies to fill up gaps between the respective die and the respective first and second package substrates inside the respective enclosure.
In some embodiments of any of the above methods, the thermal treatment of step (C) causes the first and second layers to fuse and directly attach the monolithic array of first package substrates and the monolithic array of second package substrates to one another outside footprints of the dies.
In some embodiments of any of the above methods, the first layer comprises a first molding compound; and the second layer comprises a second molding compound different from the first molding compound.
Exemplary embodiments have been provided where the embodiments relate to BGA packages. The invention, however, is not limited to BGA packages. Alternative embodiments may comprise other similar IC packages such as pin grid array (PGA) and land grid array (LGA) packages.
It will be further understood that various changes in the details, materials, and arrangements of the parts which have been described and illustrated in order to explain the nature of this invention may be made by those skilled in the art without departing from the scope of the invention as expressed in the following claims.
Reference herein to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment can be included in at least one embodiment of the invention. The appearances of the phrase “in one embodiment” in various places in the specification are not necessarily all referring to the same embodiment, nor are separate or alternative embodiments necessarily mutually exclusive of other embodiments. The same applies to the term “implementation.”
Unless explicitly stated otherwise, each numerical value and range should be interpreted as being approximate as if the word “about” or “approximately” preceded the value of the value or range. As used in this application, unless otherwise explicitly indicated, the term “connected” is intended to cover both direct and indirect connections between elements.
For purposes of this description, the terms “couple,” “coupling,” “coupled,” “connect,” “connecting,” or “connected” refer to any manner known in the art or later developed in which energy is allowed to be transferred between two or more elements, and the interposition of one or more additional elements is contemplated, although not required. The terms “directly coupled,” “directly connected,” etc., imply that the connected elements are either contiguous or connected via a conductor for the transferred energy.
The use of figure numbers and/or figure reference labels in the claims is intended to identify one or more possible embodiments of the claimed subject matter in order to facilitate the interpretation of the claims. Such use is not to be construed as limiting the scope of those claims to the embodiments shown in the corresponding figures.
Although the steps in the following method claims are recited in a particular sequence with corresponding labeling, unless the claim recitations otherwise imply a particular sequence for implementing some or all of those steps, those steps are not necessarily intended to be limited to being implemented in that particular sequence.
Claims
1. A packaged integrated circuit (IC) device, comprising:
- a first package substrate;
- a second package substrate;
- a die attached at a first side thereof to the first package substrate and further attached at an opposite second side thereof to the second package substrate, wherein the die is positioned within an enclosure defined by the first package substrate and the second package substrate; and
- a body of a molding compound encapsulating the die and attaching the die to the first and second package substrates inside the enclosure.
2. The packaged IC device of claim 1, wherein the body fills up gaps between the die and the first and second package substrates inside the enclosure.
3. The packaged IC device of claim 1, wherein the body comprises a layer of the molding compound that directly attaches the first and second package substrates to one another outside a footprint of the die.
4. The packaged IC device of claim 1, wherein the second package substrate comprises a plurality of electrically conducting vias, each configured to electrically connect the die to a respective solder bump attached to an outer surface of the second package substrate.
5. The packaged IC device of claim 1, wherein the body comprises:
- a first layer that attaches the first side of the die to the first package substrate, said first layer comprising a first molding compound; and
- a second layer that attaches the second side of the die to the second package substrate, said second layer comprising a second molding compound different from the first molding compound.
6. The packaged IC device of claim 1, further comprising a plurality of solder bumps connected to the substrate for electrically connecting the packaged IC device on a circuit board.
7. A method for packaging an integrated circuit (IC) device, the method comprising:
- (a) placing a plurality of dies into a corresponding plurality of openings in a monolithic array of first package substrates covered by a first layer of molding compound;
- (b) placing a monolithic array of second package substrates covered by a second layer of molding compound over the monolithic array of the first package substrates with the plurality of dies thereon to form an assembly having enclosures for the dies, wherein a respective one of the first package substrates and a respective one of the second package substrates form a respective enclosure for a respective one of the dies; and
- (c) forming a monolithic array of IC devices by thermally treating the assembly to cause the first and second layers to form, for each of the dies, a respective body of molding compound that encapsulates the die and attaches the die to the respective one of the first package substrates and the respective one of the second package substrates inside the respective enclosure.
8. The method of claim 7, further comprising:
- attaching a plurality of solder bumps to the second package substrate to configure the packaged IC device for mounting on a circuit board.
9. The method of claim 8, further comprising:
- separating the monolithic array of IC devices having the plurality of solder bumps attached thereto into individual IC devices.
10. The method of claim 7, wherein:
- the second package substrate comprises a plurality of electrically conducting vias, each having a thermally pliable cap that extends beyond the second layer; and
- step (c) causes each of the thermally pliable caps to attach to a corresponding contact pad in the die to form an electrical connection between the corresponding electrically conducting via and said contact pad.
11. The method of claim 10, wherein:
- each of the dies comprises a die substrate, a semiconductor-device layer formed on the die substrate, and a metal-interconnect structure formed on the semiconductor-device layer; and
- the metal-interconnect structure includes one or more of the corresponding contact pads.
12. The method of claim 7, wherein step (c) causes each of the respective bodies to fill up gaps between the respective die and the respective first and second package substrates inside the respective enclosure.
13. The method of claim 7, wherein step (c) causes the first and second layers to fuse and directly attach the monolithic array of first package substrates and the monolithic array of second package substrates to one another outside footprints of the dies.
14. The method of claim 7, wherein:
- the first layer comprises a first molding compound; and
- the second layer comprises a second molding compound different from the first molding compound.
Type: Application
Filed: Nov 26, 2014
Publication Date: Nov 19, 2015
Inventors: Jianshe Bi (Tianjin), Lanping Bai (Tianjin), Quan Chen (Tianjin), Liping Guo (Tianjin), Yanbo Xu (Tianjin)
Application Number: 14/554,058