DIODE STRUCTURES WITH CONTROLLED INJECTION EFFICIENCY FOR FAST SWITCHING
This invention discloses a semiconductor device disposed in a semiconductor substrate. The semiconductor device includes a first semiconductor layer of a first conductivity type on a first major surface. The semiconductor device further includes a second semiconductor layer of a second conductivity type on a second major surface opposite the first major surface. The semiconductor device further includes an injection efficiency controlling buffer layer of a first conductivity type disposed immediately below the second semiconductor layer to control the injection efficiency of the second semiconductor layer.
This is a Divisional Application of a previously filed co-pending Application with a Ser. No. 14/573,187 filed on Dec. 17, 2014 by identical common inventors of this Application. The application Ser. No. 14/573,187 is a Divisional Application of application Ser. No. 12/931,429 filed on Jan. 31, 2011 by identical common inventors of this Application and now issued into U.S. Pat. No. 8,933,506 on Jan. 13, 2015.
BACKGROUND OF THE INVENTION 1. Field of the InventionThe invention relates generally to the configurations and methods of manufacturing semiconductor power devices. More particularly, this invention relates to a device configuration and method of manufacturing a high voltage PiN (P−type/intrinsic/N−type) diode with low injection efficiency for improving the switching speed.
2. Description of the Prior ArtPiN diodes formed with conventional structures are still limited by a high modulation due to limited options for controlling the amount of anode and cathode electric charges injected as carriers into the intrinsic (or lowly doped) semiconductor layer typically disposed between the more heavily doped N−type and P−type layers. The difficulties cause the diode device to have a slow switching speed. Furthermore, the limited control of the charges also causes high reverse current and recovery time, which results in higher power consumptions and low operation efficiency.
A popular method of reducing the modulation is to employ carrier lifetime control techniques such as electron irradiation (ER), or gold and platinum diffusion to form deep level recombination sites. But these techniques require extra processing steps that add to the cost, and also cause increased leakage at high cathode biases. Furthermore, changes on the lifetime with temperature cause the diode reverse recovery to degrade significantly at high temperatures for lifetime controlled devices.
This high voltage PiN diode has a problem of high modulation which causes high switching losses and low switching speeds. The high modulation means high carrier injection and high stored charges. A large amount of carriers (e.g. P type charges) are injected from the topside P layer 1 into the N−type epitaxial layer 2, where they become stored charges. There is also charge injection from the heavily doped N type substrate 4 into the N type buffer region 3 and the lightly doped N type layer 2. This improves the forward conductivity of the diode, but leads to high switching losses and slow switching speed because those stored charges need to remove from the lightly doped layer 2 when the diode turns off.
In order to overcome this high modulation and slow switching of the PiN diode for high frequency applications, the topside P surface doping concentration is reduced as shown in
For all these reasons, there are great and urgent demands to improve the configurations and method of manufacturing the PiN diodes with improved control of charge injection and softness operation such that the above-discussed technical limitations and difficulties can be resolved.
SUMMARY OF THE PRESENT INVENTIONIt is therefore an aspect of the present invention to provide a new and improved device configuration of PiN diodes with an added buffer region to lower the injection efficiency to lower minority charges in the drift region and to tailor its profile to achieve soft switching. In addition, the device requires minimal or no conventional lifetime control techniques, which makes its characteristics stable at high temperature.
Specifically, it is an aspect of the present invention to provide improved device configuration for manufacturing a PiN diode with improved control of the top side injection efficiency and to further improve the carrier profile and forward conduction voltage drop, Vf. Different top side configurations are disclosed in this invention for the PiN diodes including configuration of trench gates to reduce the topside injection areas and additional buffer regions for improved break down voltage control.
It is another aspect of the present invention to provide improved device configuration for manufacturing a PiN diode with backside grinding and annealed dopant layer that is patterned for backside charge injection control. Additionally, Schottky contacts may be formed to topside body regions between trench gates to improve the device performance by reducing the forward bias voltage drop Vf.
Briefly in a preferred embodiment this invention discloses a semiconductor device disposed in a semiconductor substrate. By way of example, the semiconductor substrate may include a bottom (typically heavily doped) layer and an upper epitaxial layer. The semiconductor device includes a first semiconductor layer of a first conductivity type located below a second semiconductor layer of a second conductivity type. The second semiconductor layer is located at a top portion of the semiconductor substrate, as part of the semiconductor substrate. The first semiconductor layer includes an injection efficiency controlling buffer layer located in a top portion of the first semiconductor layer and disposed immediately below the second semiconductor layer. The first semiconductor layer also includes a drift region of the first conductivity type located below the injection efficiency controlling buffer layer, wherein the injection efficiency controlling buffer layer is more heavily doped than the drift layer such that the injection efficiency of the second semiconductor layer is controlled. The first and second semiconductor layers comprise two parts of a diode, one part being an anode and the other part being a cathode.
In another embodiment, the first semiconductor layer further includes a bottom heavily doped region of the first conductivity type located at the bottom of the semiconductor substrate. It may also further include a soft recovery buffer layer of the first conductivity type disposed above the bottom heavily doped region and below the drift region with the soft recovery buffer layer having a lower doping concentration than the bottom heavily doped region and a higher doping concentration than the drift region.
In another embodiment, the semiconductor device further includes a trench gate opened in the semiconductor substrate extending into the injection efficiency controlling buffer layer. The trench gate may further include a gate electrode biased such that it charge compensates the injection efficiency controlling buffer layer. In one embodiment, the trench gate further includes a gate electrode electrically connected to the second semiconductor layer. In another embodiment, a top metal layer is located over and electrically connected to the trench gate and to the second semiconductor layer. In another embodiment, a bottom metal layer is located on the bottom of the first semiconductor layer.
In another embodiment, the semiconductor device further includes a breakdown voltage enhancement doped region of a second conductivity type located between adjacent portions of the second semiconductor layer, in which the breakdown voltage enhancement doped region is electrically floating. In another embodiment, a plurality of breakdown voltage enhancement doped regions of a second conductivity type are located between adjacent portions of the second semiconductor layer in which the plurality of the plurality of breakdown voltage enhancement doped regions are electrically floating.
In another embodiment, the semiconductor device further includes a plurality of the trench gates located between adjacent portions of the second semiconductor layer. In one embodiment, the semiconductor device further includes floating regions of the second conductivity type located between adjacent trench gates within the plurality of trench gates, the floating regions being electrically floating. In another embodiment, the semiconductor device further includes a metal layer disposed on top of the semiconductor substrate electrically connected to the second semiconductor layer and the trench gates; the device also includes lightly doped regions located between adjacent trench gates within the plurality of trench gates such that contact between the metal layer and the lightly doped regions form a Schottky contact.
In another embodiment, the first semiconductor layer further includes a heavily doped region of the first conductivity type at the bottom of the first semiconductor layer, the heavily doped region being disposed on a partial area on the bottom surface of the semiconductor substrate, leaving another area on the bottom surface that does not contain the heavily doped region.
In another embodiment, the first conductivity type of the semiconductor device is N−type and the second conductivity type is P−type. In another embodiment the first conductivity type of the semiconductor device is P−type and the second conductivity type is N−type.
In another embodiment, the first semiconductor layer and the second semiconductor layer form a vertical diode, in which the semiconductor substrate further includes an insulated gate bipolar transistor (IGBT) such that the diode is integrated with the IGBT.
This invention further discloses a method for manufacturing a semiconductor device disposed in a semiconductor substrate. The method comprises steps of forming a first semiconductor layer of a first conductivity type in the semiconductor substrate and forming a second semiconductor layer of a second conductivity type at a top portion of the semiconductor substrate, over the first semiconductor layer. In an embodiment, the step of forming a first semiconductor layer further includes forming an injection efficiency controlling buffer layer of the first conductivity type immediately below the second semiconductor layer of the second conductivity type and forming a drift layer of the first conductivity type below the injection efficiency controlling buffer layer such that the injection efficiency controlling buffer layer is more heavily doped than the drift region to control an injection efficiency of the second semiconductor layer. The first semiconductor layer and the second semiconductor layer comprise two parts of a diode, with one part being an anode and the other part being a cathode.
In another embodiment, the method further includes a step forming a trench gate extending into the injection efficiency controlling buffer layer to charge compensate the injection efficiency controlling buffer layer. The method may further include a step of electrically connecting a gate electrode of the trench gate to the second semiconductor layer.
In another embodiment, the method may further include a step of forming a breakdown voltage enhancement doped region of the second conductivity type between adjacent portions of the second semiconductor layer to increase a breakdown voltage and to control the injection, in which the breakdown voltage enhancement doped region is electrically floating. In another embodiment, the method further includes a step of forming a plurality of breakdown voltage enhancement doped regions of the second conductivity type between adjacent portions of the second semiconductor layer to increase a breakdown voltage and to control the injection, in which the plurality of breakdown voltage enhancement doped regions are electrically floating.
In another embodiment, the method further includes a step of forming a plurality of the trench gates extending into the injection efficiency controlling buffer layer between adjacent portions of the second semiconductor layer. The method may further include a step of forming floating regions of second conductivity type between adjacent gate trenches within the plurality of gate trenches, in which the floating regions are formed at the same time as the second semiconductor layer. Alternatively, the method may further include: a step of forming a metal layer on top of the semiconductor substrate, the metal layer electrically connected to the second semiconductor layer and to the trench gates; and a step of forming lightly doped regions between adjacent gate trenches within the plurality of gate trenches such that the lightly doped regions form Schottky contact with the metal layer.
These and other objects and advantages of the present invention will no doubt become obvious to those of ordinary skill in the art after having read the following detailed description of the preferred embodiment, which is illustrated in the various drawing figures.
Referring to
However, putting a heavily doped N−type region (i.e. N buffer 120) by itself under the P layer 125 will have the negative effect of greatly reducing the blocking breakdown voltage. The more heavily doped the buffer layer 120 is, the worse the breakdown voltage of the diode becomes.
The patterned backside N regions 105-1 further improve the switching speed of the device, by reducing area covered by the bottom heavily doped N region 105-1 thus reducing the amount of carrier injection from the bottom heavily doped N region 105-1. However, portions of the bottom heavily doped N region 105-1 remain to allow good ohmic contact to a bottom metal 155 (e.g., for a cathode terminal). By way of example, the bottom heavily doped N region 105-1 may be patterned such that it is located approximately under the P type anode regions 125.
With the improvements shown in this invention, the N−type buffer layer 120 may having a high doping concentration, e.g. 1E15 to 1E17/cm3 while still retaining acceptable breakdown capabilities. In addition the injection efficiency of the diode has been greatly reduced to improve the efficiency and switching speed of the diode.
The diode of this invention could be formed as a discrete diode die and used or co-packaged with another device such as an insulated gate bipolar transistor (IGBT) or a metal oxide semiconductor field effect transistor (MOSFET). Alternatively, the diode could also be integrated on a single die with another device such as an IGBT or MOSFET.
IGBT device 195 on a single die 101 to form a reverse conducting IGBT as an alternate embodiment of this invention. The IGBT device 195 may be formed simultaneously with the PiN diode 190, which may have a similar structure as the PiN diode 100-5 shown in
By sharing some processing steps, the PiN diode and IGBT integrated device has the advantage of increasing manufacturing efficiency and reducing cost. In addition, the semiconductor die 101 saves cost and space by integrating an IGBT device 195 with a high performance diode 190 on a single die to form a reverse conducting IGBT. The diode portion may have a structure like those revealed in the current patent application. The IGBT portion of the device may have a structure similar to those described in U.S. application Ser. No. 12/925,869 filed on Oct. 31, 2010 by Madhur Bobde et al, in the current patent application; alternatively, the IGBT may have different structure.
Although the paragraphs above have described a diode with the anode on top and the cathode on the bottom, this invention could reverse the two such that the cathode is on top and the anode is on the bottom by reversing the conductivity types of the semiconductor regions (i.e., from P−type to N−type and vice-versa).
Although the present invention has been described in terms of the presently preferred embodiment, it is to be understood that such disclosure is not to be interpreted as limiting. Various alterations and modifications will no doubt become apparent to those skilled in the art after reading the above disclosure. Accordingly, it is intended that the appended claims be interpreted as covering all alterations and modifications as fall within the true spirit and scope of the invention.
Claims
1. A diode device disposed in a semiconductor substrate comprising:
- a heavily doped bottom layer of a first conductivity type supporting a lower buffer layer of the first conductivity type above the heavily doped bottom layer of a first conductivity type;
- an upper buffer layer of the first conductivity type disposed below a top anode layer of a second conductivity type wherein the upper buffer layer is more heavily doped than the lower buffer layer to function as an ejection efficiency controlling buffer layer; and
- a middle lightly doped buffer layer of the first conductivity type disposed between the upper buffer layer and the lower buffer layer of the first conductivity type.
2. The diode device of claim 1 wherein:
- the middle lightly doped buffer layer having a thickness larger than then the lower buffer layer of the first conductivity type.
3. The diode device of claim 1 further comprising:
- a trench gate opened from the top surface of the anode layer into a bottom of the upper heavily buffer layer filled with a gate conductive material and padded with a gate dielectic layer wherein the trench gate limiting an injection area of the top anode layer of a second conductivity type.
4. The diode device of claim 3 wherein:
- the trench gate is electrically connected to the top anode layer.
5. The diode device of claim 1 further comprising:
- a plurality of trench gates wherein each of the trench gates opened from the top surface of the anode layer into a bottom of the upper heavily buffer layer filled with a gate conductive material and padded with a gate dielectic layer and wherein the trench gates are configured as trench-gate pairs between trench gates having shorter distance and longer distance separating the trench-gate pairs;
- each of the adjacent gate pairs surrounded and enclosing a region of the top anode layer and the upper buffer layer of the first conductivity type; and
- a lightly doped region of the second conductivity type disposed below the top surface of the semiconductor substrate and above the middle lightly doped buffer layer of the first conductivity type between the trench-gate pairs.
6. The diode device of claim 5 wherein:
- the lightly doped region of the second conductivity type disposed between the trench-gate pairs is insulated by a dielectric layer from an anode electrode disposed on the top surface whereby the lightly doped region of the second conductivity type disposed between the trench-gate pairs is electrically floating.
7. The diode device of claim 1 further comprising:
- a plurality of trench gates wherein each of the trench gates opened from the top surface of the anode layer into a bottom of the upper heavily buffer layer filled with a gate conductive material and padded with a gate dielectic layer and wherein the trench gates are configured as trench-gate pairs between trench gates having shorter distance and longer distance separating the trench-gate pairs;
- each of the adjacent gate pairs surrounded and enclosing a region of the top anode layer and the upper buffer layer of the first conductivity type; and
- a plurality of lightly doped regions of the second conductivity type disposed below the top surface of the semiconductor substrate and surrounded by the middle lightly doped buffer layer of the first conductivity type extends between the trench-gate pairs.
8. The diode device of claim 5 wherein:
- the plurality of lightly doped regions of the second conductivity type disposed between the trench-gate pairs is insulated by an dielectric layer from an anode electrode disposed on the top surface whereby the lightly doped regions of the second conductivity type disposed between the trench-gate pairs is electrically floating.
9. The diode device of claim 1 further comprising:
- a plurality of trench gates wherein each of the trench gates opened from the top surface of the anode layer into a bottom of the upper heavily buffer layer filled with a gate conductive material and padded with a gate dielectic layer and wherein at least two adjacent trench gates surround and insulate a region of the top anode layer of the second conductivity type;
- an anode electrode disposed on the top surface of the semiconductor substrate and is electrically connected to the trench gates and an external region of the top anode layer not insulated by the trench gates.
10. The diode device of claim 9 wherein:
- the adjacent trench gates surround the regions of the top anode layer of the second conductivity type as top insulate regions and the top insulated regions are covered by an dielectric layer to insulated from an anode electrode layer to form a plurality of floating body region of the second conductivity type.
11. A diode device disposed in a semiconductor substrate comprising:
- a heavily doped bottom layer of a first conductivity type supporting a lower buffer layer of the first conductivity type above the heavily doped bottom layer of a first conductivity type;
- an upper buffer layer of the first conductivity type disposed below a top anode layer of a second conductivity type wherein the upper buffer layer is more heavily doped than the first buffer layer to function as an ejection efficiency controlling buffer layer;
- a middle lightly doped buffer layer of the first conductivity type disposed between the upper buffer layer and the lower buffer layer of the first conductivity type;
- a plurality of trench gates wherein each of the trench gates opened from the top surface above the anode layer into a bottom of the upper heavily buffer layer filled with a gate conductive material and padded with a gate dielectic layer and wherein at least two adjacent trench gates surround and insulate a top region of the first conductivity type; and
- an anode electrode disposed on the top surface of the semiconductor substrate and is in direct contact with the top anode layer and top region of the first conductivity type.
12. The diode device of claim 11 wherein:
- the heavily doped bottom layer of a first conductivity is formed as separated bottom layer segments surrounded by and below the lower buffer layer of the first conductivity type.
13. The diode device of claim 11 wherein:
- the separated bottom layer segments are disposed vertically below contact areas between the anode electrode and the top anode layer.
14. The diode device of claim 11 further comprising:
- a cathode electrode layer disposed below the heavily doped bottom layer.
15. The diode device of claim 1 further comprising:
- a cathode electrode layer disposed below the heavily doped bottom layer.
16. A diode integrated with an integrated-gate bipolar transistor (IGBT) device in a semiconductor substrate comprising:
- a bottom layer comprises a first layer segment of heavily doped first conductivity type and a second segment of heavily doped second conductivity type wherein the bottom layer supporting a lower buffer layer of the first conductivity type disposed above the bottom layer;
- an upper buffer layer of the first conductivity type disposed below a top anode layer of a second conductivity type wherein the upper buffer layer is more heavily doped than the first buffer layer to function as an ejection efficiency controlling buffer layer;
- a middle lightly doped buffer layer of the first conductivity type disposed between the upper buffer layer and the lower buffer layer of the first conductivity type;
- a plurality of trench gates wherein each of the trench gates opened from the top surface above the anode layer into a bottom of the upper heavily buffer layer filled with a gate conductive material and padded with a gate dielectic layer and wherein at least two adjacent trench gates surround and insulate a top region of the first conductivity type direct in contact with a top anode electrode layer; and
- another two adjacent trench gates surround and insulate a region of the top anode layer as an IGBT body region encompassing an IGBT source region of the first conductivity therein and an IGBT planar gate disposed above the IGBT body region and the IGBT source region.
17. The diode integrated with the IBGT device of claim 16 wherein:
- the top anode electrode further contact a top surface of the IGBT source region and the IGBT body region to function as an emitter electrode for the IGBT.
18. The diode integrated with the IBGT device of claim 16 further comprising:
- an electrode layer disposed below the bottom layer to function as a cathode electrode for the diode and a collector electrode for the IGBT.
19. The diode integrated with the IBGT device of claim 16 wherein:
- the IGBT body region further encompasses an extension region of the upper buffer layer of the first conductivity type wherein the extension region of the first conductivity type extends vertically from the upper buffer layer to a top surface of the semiconductor substrate.
Type: Application
Filed: Jun 20, 2017
Publication Date: Oct 5, 2017
Inventors: Madhur Bobde (Sunnyvale, CA), Harsh Naik (Troy, NY), Lingping Guan (Sunnyvale, CA), Anup Bhalla (Santa Clara, CA), Sik Lui (Sunnyvale, CA)
Application Number: 15/627,442