SAWTOOH ELECTRIC FIELD DRIFT REGION STRUCTURE FOR PLANAR AND TRENCH POWER SEMICONDUCTOR DEVICES
A lateral super junction JFET is formed from stacked alternating P type and N type semiconductor layers over a P-epi layer supported on an N+ substrate. An N+ drain column extends down through the super junction structure and the P-epi to connect to the N+ substrate to make the device a bottom drain device. N+ source column and P+ gate column extend through the super junction but stop at the P-epi layer. A gate-drain avalanche clamp diode is formed from the bottom the P+ gate column through the P-epi to the N+ drain substrate.
This Patent Application is a Continuation Application and claims the Priority Date of a co-pending application Ser. No. 13/763,675 filed on Feb. 10, 2013. Application Ser. No. 13/763,675 is a Divisional Application and claim the Priority Date of Application of another application with a Ser. No. 12/799,810 filed by a common Inventor of this Application on Apr. 30, 2010 and now issued into U.S. Pat. No. 8,373,208 on Feb. 12, 2013. Application Ser. No. 12/799,810 is a Continuation in Part (CIP) Application of application Ser. No. 12/592,619 filed on Nov. 30, 2009 now issued into U.S. Pat. No. 8,575,695 on Nov. 5, 2013.
BACKGROUND OF THE INVENTION 1. Field of the InventionThe invention relates generally to semiconductor power devices. More particularly, this invention relates to configurations and methods to manufacture lateral power device including a super-junction structure with an avalanche clamp diode formed between the drain substrate and the gate. The lateral super-junction structure reduces on-resistance, while the structural enhancements increase the breakdown voltage between substrate and drain and improve unclamped inductive switching (UIS) performance
2. Description of the Prior ArtConventional semiconductor power device such as the MOSFET power devices implemented with a super-junction structure can achieve performance improvements with significant reduction of the on-resistance while still maintaining a high breakdown voltage. However, the manufacturing technologies and device configuration for implementing the super-junction structures in the MOSFET devices are still confronted with manufacturability difficulties. The manufacturability and cost of the conventional vertical power devices designed for high voltage applications implemented with super-junction structures are limited due to the structural features that require numerous manufacturing processes which are time-consuming, complex, and expensive. The manufacturing processes according to current practice involve many sequential masking, implantation and epitaxial growth steps to build the vertical structure. Achieving a high density of alternately doped columns becomes prohibitive since it requires a direct increase in the number of these steps. Too many factors influence the accuracy of charge-balance between adjacent alternately doped columns, leading to narrow process margins as a high density of said columns is attempted.
For these reasons, lateral JFET power devices with super junction structures formed with stacked horizontal layers of alternating dopant conductivity types overcome these difficulties. This device may be configured in cascade with a low voltage MOSFET to achieve the normally-off operation of a conventional device. Coe discloses a lateral power device in U.S. Pat. No. 4,754,310 with charge balanced super junction structure configured with stacked horizontal layers of alternating conductivity types extended between a source and drain column. Such structure of stacked horizontal layers can be efficiently manufactured without the use of masks. However, a typical device configuration as shown in
Therefore, a need still exists in the art of power semiconductor device design and manufacture to provide new device configurations and manufacturing methods for forming the lateral power device such that the above discussed problems and limitations can be resolved.
SUMMARY OF THE INVENTIONIt is therefore an aspect of the present invention to provide a new and improved device structure and manufacturing method to form the junction field effect transistor (JFET) and MOSFET power device on an P-epitaxial layer functioning as an intermediate semiconductor layer over an N substrate constituting a bottom semiconductor layer with lateral super junction structure extended between deep N type columns functioning as the source and drain columns, and a deep P+ column to function as the JFET gate. In this structure, the drain terminal is moved to the substrate in order to separate the two high current terminals to separate planes to allow for better current spreading. This is achieved by making the drain trench deeper than that of source and gate, so that the drain terminal cuts through the P epitaxial region and contacts the N+ substrate. This configuration also results in the formation of a concave or saddle N+ drain substrate-P-epitaxial N+ drain column junction that can be designed to achieve high substrate blocking voltage. In addition, an N+-P−P+ gate-drain avalanche clamp diode is formed from the N+ drain substrate to the P-epitaxial to the P+ gate column to provide a rugged high voltage diode that diverts the avalanche current away from the superjunction layers of this device.
Another aspect of this invention is to provide a new and improved device structure and method to manufacture a normally off semiconductor power device with a structure that integrates a low voltage MOSFET with the super-junction JFET. The low voltage MOSFET is disposed near the device surface with a configuration to achieve the cascode connection required to make the normally off switch.
These and other objects and advantages of the present invention will no doubt become obvious to those of ordinary skill in the art after having read the following detailed description of the preferred embodiment, which is illustrated in the various drawing figures.
The lateral JFET device 100 further includes a P+ doped column 130 disposed in another trench functioning as a gate of the lateral power device. Like the N+ source and drain columns 120-S and 120-D, the P+ gate column 130 comprises a trench filled with metal or polysilicon surrounded by a P+ doped region 135. The P+ gate column 130 and the P-epitaxial layer 115, and the optional N− buffer region 106, are further designed to form an avalanche diode 121 to clamp the breakdown voltage. A super junction device is normally very vulnerable to damage from avalanche breakdown. If avalanche breakdown occurs in the charge balanced regions, the avalanche current tends to focus and magnify on the small area in which it started, permanently damaging that area. The avalanche diode 121 diverts the avalanche current path away from the charge balanced super junction region so that it instead flows between the bottom of the P+ gate column 130 and the N+ drain layer 105, thus increasing the robustness of the device. The P+ gate column 130 is connected to a gate metal 130-M on the top surface. The source and drain 120-S and 120-D may also be formed with N+ doped polysilicon filling in the trenches or may be formed with metal plug filling the trenches with N+ doped sidewalls. Alternatively, the trenches may be filled by epitaxial growth or formed by any other method. It is important that the sidewalls of the trench are formed with an N+ doped semiconductor material.
The lateral power device has a super-junction structure formed as multiple layers of alternating horizontal P doped layers 140 and N doped layers 150. These alternating P doped and
N doped layers provide charge balanced conduction channels between source 120-S and the drain 120-D. The electric current is conducted along a lateral direction with a gate 130 that controls and switches on and off the power device. The gate 130 in
In
There can be many alternative methods for forming the lateral superjunction JFET of this invention which should be obvious to one proficient in the art. For example, there may be many ways to form gate, drain and source columns.
In an alternative method starting in
A JFET is a normally on device. In many applications a normally off power switch is preferred over a normally on power switch for various reasons including the device being off at circuit start-up, compatibility with existing designs, and familiarity.
JFET 391A and the MOSFET 392A each occupy a separate portion in the die 390A. In
Of course, a MOSFET can also be co-packaged with a lateral superjunction JFET of this invention in a single package having separate MOSFET and superjunction JFET semiconductor dies. The semiconductor dies can be co-packaged side-by-side or in a stacked configuration.
As shown in the schematic of the circuit, the MOSFET (MOS) 470 is connected to the superjunction JFET 400 in a cascode configuration. The drain of the MOS 470 is connected the JFET source 420-S. The JFET gate 430 is connected to the MOS source 471. The lateral superjunction JFET 400 further comprises an avalanche diode 421 between its gate 430 and drain 420-D in accordance with this invention.
A top view of the lateral super junction JFET 400 integrated with MOSFET 470 of
The individual gate columns 530 may be connected together with a shallow P+ surface implant 541, as shown in cross section E-E in
A low voltage MOSFET can also be integrated with the lateral superjunction JFET 500 such that it is in the same plane as the super-junction JFET. The MOSFET may be connected to the JFET 500 in a cascode circuit configuration to make the overall device a normally off device.
Next, N+ MOS source 571, and N+ MOS drain 575 regions are implanted into the top of the device, self-aligned to the MOS gate 573. A P MOS body region 572 is also formed self-aligned to the MOS gate 573, as shown in the top view of
The cross section F-F of
The MOS gate 573 is separated from the semiconductor surface by a thin gate dielectric 574, e.g. gate oxide. On the other side of the MOS gate 573, the N+ MOS drain 575 is also formed self-aligned to the MOS gate 573. The N+ MOS drain 575 is connected to the N+ JFET source column 520-S in accordance to the cascode circuit configuration. A source metal 580 contacts the N+ MOS source 571 and P MOS body 572 through openings in a thick dielectric layer 576. The P MOS body 572 connects to the P+ JFET gate column 530, so the source of the MOS and the gate of the JFET are connected, in accordance with the cascode circuit configuration. An electric current can thus start at the N+ MOS source 571, and flow to the N+ MOS drain 575, under the control of the MOS gate 573. From the N+ MOS drain 575, the current can continue through the N+ JFET source column 520-S to the superjunction N layers 550 and flow laterally to the N+ JFET drain 520-D. The P+ JFET gate 530 is shorted to the N+ source 571 in the cascode configuration, so when the MOSFET is on, the JFET gate 530 is approximately at the same potential as JFET source 520-S (and MOS drain 575), thereby allowing current flow in the N layers 550. The current can flow down the N+ JFET drain column 520-D to the N+ drain substrate 505, and to the drain metal 510 below. When the MOSFET is off, the JFET gate 530 is at a lower potential than the JFET source 520-5/MOS drain 575 thus shutting off current flow as will be explained. Removal of the MOS gate 573 bias turns off the low voltage MOSFET. In this mode, application of a positive bias to the drain terminal 510 will result in a positive bias on the N layers 550 and a corresponding negative bias on the JFET P gate 530 causing the superjunction N layers 550 and P layers 540 and the P-epitaxial 515 to deplete. At a certain drain bias, the depletion regions from adjacent P layers 540 merge, and pinch-off the JFET source column 520-S from additional drain voltage. This allows the device to block high voltages with low leakage. It also allows a low voltage MOSFET to be used in the cascode circuit, because the JFET supports the additional voltage after pinch off. The charge in the P epi region 515 created when it depletes at high drain biases reduces the peak electric field under the P+ gate 530 and allows this device structure to have a high substrate breakdown voltage. Though not shown here, the MOS gate 573 may be connected to a gate metal terminal located on another part of the semiconductor die. The source and drain stripe structures and layout may be repeated throughout a semiconductor die, as shown in
JFET source columns 520′-S are arranged in an interconnected hexagonal web. Alongside the N+ JFET source column 520′-S are the P+ JFET gate columns 530′. The P+ JFET gate columns 530′ are staggered to allow current flow between them. In the center of each hexagon is the N+ JFET gate column 520′-D. As shown in the cross section view G-G of
As with the stripe configuration of
JFET source columns 520′-S.
In the top view of
MOS drain 575′ is formed on the other side of the MOS gate 573′. A thin gate dielectric 574′ insulates the MOS gate 573′ from the semiconductor surface. The N+ MOS drain 575′ is connected to the N+ JFET column 520′-S in accordance with the cascode circuit configuration.
Next a hard mask 722, e.g. oxide, is formed and patterned on top. A gate trench 725 is etched into the semiconductor material, as shown in
In
Next, in
An insulating material such as BPSG (borophosphosilicate glass) 776 if formed on top, insulating the top surface of the device, as shown in
In
As can be seen, there are many ways of forming the JFET source, gate and drain columns including doping the semiconductor, etching a trench then filling with doped polysilicon, etching a trench and lining the trench with implanted dopants or doped polysilicon and filling the rest of the trench with conductive material or oxide, and so on. More alternative methods may include etching a trench a forming doped side walls by epitaxial growth, from the top surface implantation, implantations while forming the epitaxial layer and super junction layers, etc.
While the above embodiments may have been described for silicon, it should be clear to one of ordinary skill in the art that they can be applied to any semiconductor material such as silicon carbide (SiC), germanium (Ge), diamond, or gallium arsenic (GaAs) or gallium nitride (GaN). Also, it should be clear that the N+ and P+ columns comprising the source, drain and gate columns may be formed in a number of different ways. Although the present invention shows an N-channel JFET, it may also be applied to a P-channel JFET, by switching the conductivity types of the P type and N type semiconductor regions.
Although the present invention has been described in terms of the presently preferred embodiment, it is to be understood that such disclosure is not to be interpreted as limiting. Various alterations and modifications will no doubt become apparent to those skilled in the art after reading the above disclosure. Accordingly, it is intended that the appended claims be interpreted as covering all alterations and modifications as fall within the true spirit and scope of the invention.
Claims
1. A semiconductor power device comprising:
- a semiconductor substrate including a super junction structure disposed near a top surface of said semiconductor substrate wherein said super junction structure comprising a plurality of laterally stacked layers of alternating conductivity types of a first and second conductivity types extending laterally from a source column to a drain column wherein said source column and drain column are of a first conductivity type and extend downward through said super-junction structure;
- a gate column of a second conductivity type extending downward through said super junction structure for applying a voltage on the super junction structure to control a current transmitted laterally through said super junction structure between said source and said drain columns; and
- the source, drain and gate columns are formed with a closed cell layout configuration comprising a plurality of transistor close cells across a horizontal direction of the semiconductor substrate and the drain column of the first conductivity type is disposed at a center of the closed cells.
2. The semiconductor power device of claim 1 wherein:
- the semiconductor substrate further comprises a bottom semiconductor layer of a first conductivity type, wherein said drain column extends downwardly to connect to said bottom semiconductor layer.
3. The semiconductor power device of claim 1 wherein:
- the semiconductor substrate further comprises an intermediate semiconductor layer of a second conductivity type disposed under said super junction structure and on top of said bottom semiconductor layer.
3. The semiconductor power device of claim 2 wherein:
- the gate column extends downwardly into the intermediate semiconductor layer to constitute a built-in gate-drain avalanche clamp diode from a combination of the bottom semiconductor layer through the intermediate semiconductor layer to the gate column.
4. The semiconductor power device of claim 2 wherein:
- the source column extends into said intermediate semiconductor layer and further comprises a bipolar suppressing region in the intermediate semiconductor layer at the bottom of the source column; said bipolar suppressing region is doped with the second conductivity type.
5. The semiconductor power device of claim 2 wherein:
- the gate column extends deeper than the source column.
6. The semiconductor power device of claim 2 wherein:
- said source, drain and gate columns form a JFET, and wherein the semiconductor power device further comprises a MOSFET connected in a cascode circuit configuration with said JFET.
7. The semiconductor power device of claim 6 wherein:
- said MOSFET is integrated with said JFET at the device cell level.
8. The device of claim 7, wherein:
- said MOSFET further comprises a source region, a body region, a gate, and a drain region wherein the source region extends along a direction parallel to the source column and is separated therefrom with the body region disposed between the source region and the source column.
9. The device of claim 8 wherein:
- said gate of the MOSFET is configured to form an inversion channel between said source region of the MOSFET and said source column.
10. A semiconductor power device comprising:
- a semiconductor substrate including a super junction structure disposed near a top surface of said semiconductor substrate wherein said super junction structure comprising a plurality of laterally stacked layers of alternating conductivity types of a first and second conductivity types extending laterally from a source column to a drain column wherein said source column and drain column are of a first conductivity type and extend downward through said super-junction structure;
- a gate column of a second conductivity type extending downward through said super junction structure for applying a voltage on the super junction structure to control a current transmitted laterally through said super junction structure between said source and said drain columns; and
- the source, drain and gate columns are arranged as stripes extending horizontally across the semiconductor substrate.
11. The semiconductor power device of claim 10 wherein:
- the semiconductor substrate further comprises a bottom semiconductor layer of a first conductivity type, wherein said drain column extends downwardly to connect to said bottom semiconductor layer.
12. The semiconductor power device of claim 10 wherein:
- the semiconductor substrate further comprises an intermediate semiconductor layer of a second conductivity type disposed under said super junction structure and on top of said bottom semiconductor layer.
13. The semiconductor power device of claim 11 wherein:
- the gate column extends downwardly into the intermediate semiconductor layer to constitute a built-in gate-drain avalanche clamp diode from a combination of the bottom semiconductor layer through the intermediate semiconductor layer to the gate column.
14. The semiconductor power device of claim 11 wherein:
- the source column extends into said intermediate semiconductor layer and further comprises a bipolar suppressing region in the intermediate semiconductor layer at the bottom of the source column; said bipolar suppressing region is doped with the second conductivity type.
15. The semiconductor power device of claim 11 wherein:
- the gate column extends deeper than the source column.
16. The semiconductor power device of claim 11 wherein:
- said source, drain and gate columns form a JFET, and wherein the semiconductor power device further comprises a MOSFET connected in a cascode circuit configuration with said JFET.
17. The semiconductor power device of claim 16 wherein:
- said MOSFET is integrated with said JFET at the device cell level.
18. The device of claim 16, wherein:
- said MOSFET further comprises a source region, a body region, a gate, and a drain region wherein the source region extends along a direction parallel to the source column and is separated therefrom with the body region disposed between the source region and the source column.
19. The device of claim 17 wherein:
- said gate of the MOSFET is configured to form an inversion channel between said source region of the MOSFET and said source column.
20. The semiconductor power device of claim 23 further comprising:
- the bottom semiconductor layer disposed under the super junction structure, wherein
- one of said gate columns or said drain columns interfaces as a PN junction with said bottom semiconductor layer thus constitutes said built-in gate-drain avalanche clamp diode near the bottom surface of the semiconductor substrate.
Type: Application
Filed: Oct 5, 2018
Publication Date: Mar 21, 2019
Inventors: Madhur Bobde (San Jose, CA), Lingpeng Guann (Sunnyvale, CA), Anup Bhalla (Santa Clara, CA), Hamza Yilmaz (Saratoga, CA)
Application Number: 16/153,567