Zinc Layer For A Semiconductor Die Pillar
A device includes a semiconductor die including a via, a layer of titanium tungsten (TiW) in contact with the via, and a copper pillar including a top portion and a bottom portion. The bottom portion is in contact with the layer of TiW. The copper pillar includes interdiffused zinc within the bottom portion.
Latest TEXAS INSTRUMENTS INCORPORATED Patents:
This application is a division of patent application Ser. No. 15/909,679, filed Mar. 1, 2018 (now U.S. Pat. No. 11,443,996), which claims the benefit under 35 U.S.C. 119(e) of U.S. Provisional Application No. 62/568,484, filed Oct. 5, 2017, Attorney Docket No. TI-78926PS, the content of which is incorporated by reference.
BACKGROUND OF THE INVENTIONThis invention relates to the fabrication of a pillar over a via of a semiconductor die.
The present invention is described with reference to the attached figures, wherein like reference numerals are used throughout the figures to designate similar or equivalent elements. The figures are not drawn to scale and they are provided merely to illustrate the invention. Several aspects of the invention are described below with reference to example applications for illustration. It should be understood that numerous specific details, relationships, and methods are set forth to provide a full understanding of the invention. One skilled in the relevant art, however, will readily recognize that the invention can be practiced without one or more of the specific details or with other methods. In other instances, well known structures or operations are not shown in detail to avoid obscuring the invention. The present invention is not limited by the illustrated ordering of acts or events, as some acts may occur in different orders and/or concurrently with other acts or events. Furthermore, not all illustrated acts or events are required to implement a methodology in accordance with the present invention.
Referring to the drawings,
The semiconductor die 20 is electrically and physically attached to a multi-layered solder resist printed circuit board (PCB) 40. The PCB 40 contains multiple layers of electrical traces that properly direct electrical signals within the PCB. In addition, the PCB 40 contains leads 50 that electrically connect the PCB 40 and the semiconductor die 20 to other electrical devices (not shown) within an electrical system. The semiconductor die 20 is attached to pads 35 of the PCB through a layer of TiW 60, a copper pillar 70, and solder resist 80. Molding compound 90 encapsulates the semiconductor die 20 and portions of the PCB 40. Note that the surface of leads 50 is often left unencapsulated to facilitate their electrical interconnection to other electrical devices.
In accordance with the example embodiment, the copper pillar 70 has a bottom portion 75 that includes interdiffused zinc (the top portion is pure copper). Therefore, the bottom portion 75 of the copper pillar 70 may contain brass (as explained more fully below).
As shown in
Step 210 is the provision of a fully processed semiconductor wafer 110, as shown in
The semiconductor dies 20 are spaced apart from each other on the semiconductor wafer 110 by zones 120 of unprocessed semiconductor material. These zones 120 of unprocessed semiconductor material are mostly destroyed by a rotating saw blade during the singulation process (as explained below). Therefore, the zones 120 of unprocessed semiconductor material are often called “saw streets” because they form a grid between all of the semiconductor dies 20 on the semiconductor wafer 110 that is largely destroyed by the saw during the dicing process.
The next step in the fabrication process is the formation of a layer of TiW 60 over the semiconductor wafer 110. As shown in
In accordance with the example method 200, step 230 is the formation of a layer of Zn 130 over the layer of TiW 60. Step 230 is shown in
Next, a patterned photoresist 140 is formed in step 240. As shown in
Step 250 is the formation of copper pillars 70. As shown in
Method 200 continues with an anneal of the semiconductor wafer 110. In step 260, the annealing process will cause the layer of Zn 130 to interdiffuse with the adjoining copper pillar 70. The diffusion process is likely to result in the formation of brass (Cu-20 wt % Zn) in the majority of the bottom portion 75 of the copper pillar 70, as illustrated in
In step 270 the remaining layer of zinc 130 is removed, as shown in
The semiconductor wafer 110 is singulated in step 290, as shown in
The formation of brass at the interface 75 between the copper pillar 70 and the layer of TiW 60 (that is located above the vias 30) may provide desired corrosion resistance for the copper pillar 70. In addition, the presence of brass at the interface 75 between the copper pillar 70 and the layer of TiW 60 may provide electromigration improvements; thereby increasing the electrical reliability of the packaged semiconductor device 10.
Referring again to the drawings,
Also similar to the embodiment shown in
In accordance with the alternative embodiment shown in
The copper pillar 70 in the alternative embodiment is pure copper throughout (therefore, there is no bottom portion 75 that includes interdiffused zinc). The use of both positive tone photoresist and negative tone photoresist during the fabrication process 300 (described more fully below) may prevent the formation of a layer of Zn at the interface between the layer of TiW 60 and the copper pillar 70.
As shown in
Step 310 is the provision of a fully processed semiconductor wafer 110, as shown in
The semiconductor dies 20 are spaced apart from each other on the semiconductor wafer 110 by zones 120 of unprocessed semiconductor material. These zones 120 of unprocessed semiconductor material are mostly destroyed by a rotating saw blade during the singulation process.
The next step in the fabrication process is the formation of a layer of TiW 60 over the semiconductor wafer 110. As shown in
In accordance with the alternative method 300, step 330 is the formation of a first patterned photoresist 170 over the vias 30. As shown in
In step 335, shown in
The next step 350, shown in
Step 355 is the formation of copper pillars 70. As shown in
The next step 365 in the alternative method 300 is the removal of the layer of Zn 130, as shown in
As shown in
The semiconductor wafer 110 is singulated in step 380, as shown in
Various additional modifications to the invention as described above are within the scope of the claimed invention. As an example, it may be desirable to clean the semiconductor wafer 110 after the copper leads 30 have been exposed in while patterning the photoresist layer 140. The wafer clean may be used to remove any copper oxide that may have formed on the copper leads 30 before the sputtering the copper pillars 70. Similarly, it may be desirable to clean the semiconductor wafer 110 following the etching steps 270, 280 to remove any unwanted debris created by those etching processes.
While various embodiments of the present invention have been described above, it should be understood that they have been presented by way of example only, and not limitation. Numerous changes to the disclosed embodiments can be made in accordance with the disclosure herein without departing from the spirit or scope of the invention. Thus, the breadth and scope of the present invention should not be limited by any of the above described embodiments. Rather, the scope of the invention should be defined in accordance with the following claims and their equivalents.
Claims
1. A semiconductor device, comprising:
- a semiconductor die including a via;
- a layer of titanium tungsten (TiW) in contact with the via; and
- a copper pillar including a top portion and a bottom portion, the bottom portion in contact with the layer of TiW, the copper pillar including zinc within the bottom portion.
2. The semiconductor device of claim 1, wherein the layer of TiW contacts portions of the semiconductor die.
3. The semiconductor device of claim 1, wherein the via includes copper.
4. The semiconductor device of claim 1, wherein a lateral width of the layer of TiW is more than a lateral width of the via.
5. The semiconductor device of claim 1 further including mold compound in contact with the semiconductor die, the layer of TiW, and the copper pillar.
6. The semiconductor device of claim 1, wherein the via includes copper.
7. A packaged semiconductor device, comprising:
- a semiconductor die including a via;
- a layer of titanium tungsten (TiW) coupled to the via;
- a copper pillar including a top portion and a bottom portion, the bottom portion in contact with the layer of TiW;
- a substrate coupled to the copper pillar; and
- molding compound covering portions of the semiconductor die, the copper pillar, the layer of TiW, and the substrate.
8. The packaged semiconductor device of claim 7, wherein the layer of TiW contacts portions of the semiconductor die.
9. The packaged semiconductor device of claim 7, wherein the via includes copper.
10. The packaged semiconductor device of claim 7, wherein the copper pillar includes interdiffused zinc within the bottom portion.
11. A semiconductor device, comprising:
- a semiconductor die including a via;
- a layer of titanium tungsten (TiW) in contact with the via; and
- a copper pillar including a top portion and a bottom portion, the bottom portion in contact with the layer of TiW.
12. The semiconductor device of claim 11, wherein the layer of TiW contacts portions of the semiconductor die.
13. The semiconductor device of claim 11, wherein the via includes copper.
14. The semiconductor device of claim 11, wherein a lateral width of the layer of TiW is more than a lateral width of the via.
15. The semiconductor device of claim 11 further including mold compound in contact with the semiconductor die, the layer of TiW, and the copper pillar.
16. The semiconductor device of claim 11, wherein the via includes copper.
17. The packaged semiconductor device of claim 11, wherein the copper pillar includes zinc within the bottom portion.
18. The packaged semiconductor device of claim 17, wherein the zinc is interdiffused zinc.
Type: Application
Filed: Sep 13, 2022
Publication Date: Jan 5, 2023
Applicant: TEXAS INSTRUMENTS INCORPORATED (Dallas, TX)
Inventors: Nazila Dadvand (Richardson, TX), Keith Edward Johnson (Garland, TX), Christopher Daniel Manack (Flower Mound, TX), Salvatore Frank Pavone (Murphy, TX)
Application Number: 17/931,828