APPARATUSES AND METHODS FOR CONTROLLING STRUCTURE OF BOTTOM ELECTRODES AND PROVIDING A TOP-SUPPORT THEREOF
An apparatus includes: a substrate; a plurality of pillar-shaped bottom electrodes provided over the substrate; and an upper electrode covering side and top surfaces of the pillar-shaped bottom electrodes with an intervening capacitor insulating film therebetween. The pillar-shaped bottom electrodes have at least an upper portion and a lower portion. The diameter of the upper portion is smaller than the diameter of the lower portion.
Latest MICRON TECHNOLOGY, INC. Patents:
- ITERATIVE DECODING TECHNIQUE FOR CORRECTING DRAM DEVICE FAILURES
- ITERATIVE ERROR CORRECTION IN MEMORY SYSTEMS
- Integrated Assemblies Comprising Hydrogen Diffused Within Two or More Different Semiconductor Materials, and Methods of Forming Integrated Assemblies
- APPARATUSES AND METHODS FOR ECC PARITY BIT REDUCTION
- NONLINEAR DRAM DIGITAL EQUALIZATION
This application is a divisional application of U.S. Pat. Application No. 17/122,706, filed Dec. 15, 2020. This application is incorporated by reference herein in its entirety and for all purposes.
BACKGROUNDIn a semiconductor device such as dynamic random access memory (hereinafter referred to as DRAM) for example, data is retained by accumulating charge in an internally provided capacitor. Recently, the size of elements including a capacitor is being reduced in order to increase the data storage capacity of DRAM.
However, because the capacitor adopts a conductor-insulator-conductor stacked structure, reducing the size of the capacitor reduces the capacitance of the capacitor, and the data retention characteristics are worsened. The capacitance of a capacitor depends on the surface area of the capacitor structure. In recent years, to increase the surface area of the capacitor, a vertical capacitor structure has been proposed in which a conductor is formed inside a hole formed with a high aspect ratio in the vertical direction, and the conductor is used as the bottom electrode.
However, with the vertical capacitor structure, because the hole has a high aspect ratio in the vertical direction, the bottom diameter of the hole decreases while the top diameter of the hole increases. If the bottom electrode of the capacitor is formed by burying a conductor in the hole, the bottom diameter of the bottom electrode decreases while the top diameter of the bottom electrode increases. For this reason, at the top of the bottom electrode, the interval with respect to a neighboring bottom electrode becomes narrow, and in some cases, a capacitor insulating film and the top electrode cannot be formed. Also, if one attempts to reduce the top diameter of the bottom electrode, the bottom diameter becomes smaller, and an opening may not be formed in the floor of the bottom electrode in some cases.
Various embodiments of the present invention will be explained below in detail with reference to the accompanying drawings. The following detailed description refers to the accompanying drawings that show, by way of illustration, specific aspects and embodiments in which the present invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the present invention. Other embodiments may be utilized, and structure, logical and electrical changes may be made without departing from the scope of the present invention. The various embodiments disclosed herein are not necessary mutually exclusive, as some disclosed embodiments can be combined with one or more other disclosed embodiments to form new embodiments.
Hereinafter, several embodiments will be described with reference to the drawings. In the following description, DRAM is given as an example of a semiconductor device 1 (1A, 1B, 1C).
A bottom electrode of the capacitor 128 illustrated in
Like the configuration illustrated in
Also, as illustrated in
After the step illustrated in
In the cross-section views illustrated in
Hereinafter, a semiconductor device 1A and a method of forming the same according to the first embodiment will be described. As illustrated in
The second insulating film 12 contains borophosphosilicate glass (BPSG) for example, which is silicon dioxide doped with boron (B) and phosphorus (P). The fourth insulating film 16 contains silicon dioxide formed by plasma CVD using tetraethoxysilane (TEOS) as a raw material, for example. The fifth insulating film 18 contains a material having an etching selectivity ratio with respect to silicon dioxide. For example, the fifth insulating film 18 contains a material such as silicon, amorphous carbon, or tungsten.
The first insulating film 10, the second insulating film 12, the third insulating film 14, the fourth insulating film 16, and the fifth insulating film 18 are formed by chemical vapor deposition (hereinafter referred to as CVD), for example. The third insulating film 14 is patterned in a pattern similar to a sixth insulating film 24 illustrated in
With respect to the structure in which the first insulating film 10, the second insulating film 12, the third insulating film 14, the fourth insulating film 16, and the fifth insulating film 18 are sequentially formed in this way, a plurality of holes 19 are formed using known photolithography technology and dry etching technology, as illustrated in
The holes 19 are formed as follows. For example, first, photolithography technology and dry etching technology are used to pattern the fifth insulating film 18, and then the photoresist is removed. Next, the patterned fifth insulating film 18 is used as an etching mask to etch the fourth insulating film 16, the third insulating film 14, the second insulating film 12, and the first insulating film 10. Thereafter, the fifth insulating film 18 is removed.
As illustrated in
As illustrated in
Next, as illustrated in
Next, as illustrated in
Inside each of the holes 19, a cavity is formed on the inner side of the first conductive film 20. Note that instead of the above etchback, the first conductive film 20 and the fifth insulating film 18 may also be subjected to chemical mechanical polishing (hereinafter referred to as “CMP”) until the top face 16a of the fourth insulating film 16 is exposed.
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
The upper portion E is disposed on the upper ends of the bottom electrodes 23. The portion of bottom electrodes 23 buried in the fourth insulating film 16 is referred to as a lower portion D. The amount by which the upper portion E projects is determined by controlling the duration of the above etching. Note that instead of etching with BHF as above, dry etching capable of selectively etching the fourth insulating film 16 may also be performed.
Next, as illustrated in
The silicon dioxide included in the fourth insulating film 16 has an extremely low etch rate with respect to the diluted hydrogen peroxide solution, and has a sufficient selectivity ratio with respect to titanium nitride. Consequently, the etching amount of the fourth insulating film 16 is small enough to ignore compared to the etching amount of the bottom electrodes 23.
The shape of the bottom electrodes 23 depends on the shape of the holes 19 formed in the step illustrated in
According to the embodiment, by etching the upper part, that is to say the upper portion E, of the bottom electrodes 23, the diameter is decreased. With this configuration, a wider distance can be set between the bottom electrodes 23 adjacently arranged. Consequently, a short circuit between the bottom electrodes 23 adjacently arranged can be suppressed.
Next, as illustrated in
Next, as illustrated in
The etching is achieved by BHF passing through the holes 32 to reach the fourth insulating film 16 and the second insulating film 12. Silicon dioxide is etched by BHF. Silicon nitride and titanium nitride are also etched by BHF, but the etch rate is extremely low, resulting in a sufficient selectivity ratio for silicon dioxide. For this reason, the etching amounts of silicon nitride and titanium nitride are small enough to ignore compared to the etching amount of silicon dioxide. Consequently, the etching by BHF can remove the fourth insulating film 16 and the second insulating film 12 while leaving the first insulating film 10, the third insulating film 14, the bottom electrodes 23, and the sixth insulating film 24. The first insulating film 10, the third insulating film 14, the bottom electrodes 23, and the sixth insulating film 24 substantially remain without being etched. The etching amounts of the fourth insulating film 16 and the second insulating film 12 can be controlled according to the etching time.
As illustrated in
As illustrated in
Next, as illustrated in
Additionally, the semiconductor device 1A according to the first embodiment can be obtained by forming the upper layer part 154 illustrated in
The distance between adjacent bottom electrodes 23 becomes shorter as the diameter of the bottom electrodes 23 increases. Because the diameter of the bottom electrodes 23 increases at higher positions, the distance between adjacent bottom electrodes 23 becomes shorter in the upper part of the bottom electrodes 23.
According to the semiconductor device 1A and a method of forming the same according to the first embodiment, the following effects are obtained. Etching is performed in the upper portion E where the diameter of the bottom electrodes 23 is increased, thereby decreasing the diameter in the upper portion E. Consequently, at the top ends of the bottom electrodes 23, an appropriate distance is secured between the bottom electrodes 23 adjacently arranged, and a region allowing the formation of the capacitor insulating film 28 and the top electrode 30 without blockage can be secured. Furthermore, it is possible to secure the capacitance of the capacitor 128 to be formed by not reducing the diameter in the lower portion D.
Also, the opening diameter is increased in the upper part of the holes 19 that act as models for the shape of the bottom electrodes 23, but in the first embodiment, the fifth insulating film 18 is removed in the upper part of the holes 19. Consequently, the diameter in the upper portion of the bottom electrodes 23 is decreased, making it possible to set a wider distance between the bottom electrodes 23 adjacently arranged.
Also, when forming the holes 19, because the holes 19 are formed having a large top diameter, blockage in the floor of the holes 19 due to a smaller bottom diameter of the holes 19 can be avoided. With this configuration, the bottom electrodes 23 can be formed having an appropriate shape from the upper portion down to the floor. According to the above, the yield of the semiconductor device 1A can be improved.
Second EmbodimentHereinafter, a semiconductor device 1B and a method of forming the same according to a second embodiment will be described. Structural elements that are the same as the first embodiment are denoted with the same signs, and description thereof will be omitted.
As illustrated in
The second insulating film 12 contains BPSG for example. The fourth insulating film 16 contains silicon dioxide formed by plasma CVD using TEOS as a raw material, for example. The eighth insulating film 42 contains a material having an etching selectivity ratio with respect to silicon dioxide and silicon nitride. For example, the eighth insulating film 42 contains a material such as silicon, amorphous carbon, or tungsten.
The first insulating film 10, the second insulating film 12, the third insulating film 14, the fourth insulating film 16, the seventh insulating film 40, and the eighth insulating film 42 are formed by CVD, for example. The third insulating film 14 is patterned in a pattern similar to a sixth insulating film 24 illustrated in
With respect to the structure in which the first insulating film 10, the second insulating film 12, the third insulating film 14, the fourth insulating film 16, the seventh insulating film 40, and the eighth insulating film 42 are sequentially formed in this way, a plurality of holes 44 are formed using known photolithography technology and dry etching technology, as illustrated in
To form the holes 44, first, known photolithography technology and dry etching technology are used to pattern the eighth insulating film 42, and then the photoresist is removed, for example. Next, the patterned eighth insulating film 42 is used as an etching mask to etch the seventh insulating film 40, the fourth insulating film 16, and the second insulating film 12. Thereafter, the eighth insulating film 42 is removed.
As illustrated in
As illustrated in
Next, as illustrated in
Next, as illustrated in
Inside each of the holes 44, a cavity is formed on the inner side of the first conductive film 20. Note that instead of the above etchback, the first conductive film 20 and the eighth insulating film 42 may also be subjected to CMP until the top face of the seventh insulating film 40 is exposed. In this case, the seventh insulating film 40 containing silicon nitride can be treated as a stopper for the CMP.
Next, as illustrated in
Next, as illustrated in
Next, steps similar to the steps illustrated in
Note that after performing the step similar to the step illustrated in
The etching is achieved by BHF passing through the holes 32 to reach the fourth insulating film 16 and the second insulating film 12. Silicon oxide films are etched by BHF. Silicon nitride films and titanium nitride films are also etched by BHF, but the etch rate is extremely low, resulting in a sufficient selectivity ratio for silicon oxide films. For this reason, the etching amount by which the silicon nitride films and the titanium nitride films are etched is small enough to ignore. Consequently, the etching by BHF can remove a part of the fourth insulating film 16 and the second insulating film 12, leaving the sixth insulating film 24, the third insulating film 14, and the bottom electrodes 23. The sixth insulating film 24, the third insulating film 14, and the bottom electrodes 23 substantially remain without being etched. The etching amount of the second insulating film 12 can be controlled according to the etching time. By controlling the etching time, the position of the top face 12a of the second insulating film 12 can be controlled.
As illustrated in
As illustrated in
Next, as illustrated in
According to the semiconductor device 1B and the method of forming the same according to the second embodiment, effects similar to the first embodiment are obtained. Also, in the second embodiment, because the holes 44 that act as models for the shape of the bottom electrodes 23 have a large aspect ratio as illustrated in
Hereinafter, a semiconductor device 1C and a method of forming the same according to the third embodiment will be described. Structural elements that are the same as the first and second embodiments are denoted with the same signs, and description thereof will be omitted.
First, steps similar to the steps illustrated in
With this configuration, a bottom electrode 23 containing the first conductive film 20 and the second conductive film 22 is formed inside each of the holes 44. The first conductive film 20 and the second conductive film 22 both contain titanium nitride, and therefore unite to form the bottom electrodes 23. Note that CMP may also be performed instead of the above etchback.
Next, as illustrated in
Next, the upper portion E of the bottom electrodes 23 exposed from the fourth insulating film 16 is etched to narrow the diameter of the bottom electrodes 23. The etching is performed using a diluted hydrogen peroxide solution, for example. The titanium nitride included in the bottom electrodes 23 is etched by the diluted hydrogen peroxide solution. The bottom electrodes 23 are provided with a configuration similar to
Next, as illustrated in
Next, as illustrated in
Next, a step similar to the step illustrated in
Note that after performing the step illustrated in
According to the semiconductor device 1C and a method of forming the same according to the third embodiment, effects similar to the semiconductor devices 1A and 1B according to the first and second embodiments are obtained.
Although this invention has been disclosed in the context of certain preferred embodiments and examples, it will be understood by those skilled in the art that the inventions extend beyond the specifically disclosed embodiments to other alternative embodiments and/or uses of the inventions and obvious modifications and equivalents thereof. In addition, other modifications which are within the scope of this invention will be readily apparent to those of skill in the art based on this disclosure. It is also contemplated that various combination or sub-combination of the specific features and aspects of the embodiments may be made and still fall within the scope of the inventions. It should be understood that various features and aspects of the disclosed embodiments can be combined with or substituted for one another in order to form varying mode of the disclosed invention. Thus, it is intended that the scope of at least some of the present invention herein disclosed should not be limited by the particular disclosed embodiments described above.
Claims
1. An apparatus comprising:
- a substrate;
- a plurality of pillar-shaped bottom electrodes provided over the substrate; and
- an upper electrode covering side and top surfaces of the plurality of pillar-shaped bottom electrodes with an intervening capacitor insulating film therebetween;
- wherein each of the plurality of pillar-shaped bottom electrodes has at least an upper portion and a lower portion, and wherein the diameter of the upper portion is smaller the diameter of the lower portion.
2. The apparatus of claim 1, wherein the lower portion is provided at the upper end of each of the pillar-shaped bottom electrodes.
3. The apparatus of claim 1, wherein a step is provided at a boundary between the upper portion and the lower portion.
4. The apparatus of claim 1, wherein the pillar-shaped bottom electrodes are supported by a beam provided between the pillar-shaped bottom electrodes.
5. The apparatus of claim 1, wherein the pillar-shaped bottom electrodes are connected by a beam in the upper portion.
6. The apparatus of claim 1, wherein the pillar-shaped bottom electrodes, the capacitor insulating film, and the upper electrode form a capacitor.
7. The apparatus of claim 1, wherein the pillar-shaped bottom electrodes include a conductive material.
8. A method comprising:
- forming a plurality of pillar-shaped bottom electrodes over a substrate, wherein each of the plurality of pillar-shaped bottom electrodes has at least an upper portion and a lower portion;
- forming an upper electrode covering side and top surfaces of the plurality of pillar-shaped bottom electrodes with an intervening capacitor insulating film therebetween; and
- etching the upper portions of the plurality of pillar-shaped bottom electrodes such that a diameter of the upper portion is smaller a diameter of the lower portion.
9. The method of claim 8, wherein the upper electrode is formed by chemical vapor deposition (CVD).
10. The method of claim 8, wherein the lower portion is provided at the upper end of each of the pillar-shaped bottom electrodes.
11. The method of claim 8, further comprising:
- forming a step at a boundary between the upper portion and the lower portion.
12. The method of claim 8, further comprising:
- forming a first insulating film over the substrate;
- forming a second insulating film on the first insulating film;
- forming a third insulating film on the second insulating film, wherein the third insulating film having a plurality of openings;
- forming a fourth insulating film on the third insulating film; and
- forming a fifth insulating film on the fourth insulating film.
13. The method of claim 12, further comprising forming a plurality of holes, wherein forming the plurality of holes comprises:
- patterning the fifth insulating film;
- using the patterned fifth insulating film as an etching mask to sequentially etch the fourth insulating film, the third insulating film, the second insulating film, and the first insulating film;
- penetrating from a top surface of the fifth insulating film to a bottom face of the first insulating film to form the plurality of holes; and
- removing the fifth insulating film.
14. The method of claim 13, wherein the holes of the plurality of holes are arranged in a staggered layout.
15. The method of claim 13, further comprising:
- filling each of the plurality of holes with a conductive material to form the plurality of pillar-shaped bottom electrodes.
16. The method of claim 8, further comprising:
- partially etching the exposed upper portions of the plurality of pillar-shaped bottom electrodes to increase a distance between the exposed upper portions of the pillar-shaped bottom electrodes adjacently arranged.
17. An apparatus comprising:
- a substrate;
- a first insulating film over the substrate;
- a second insulating film on the first insulating film;
- a third insulating film on the second insulating film, wherein the third insulating film has a plurality of openings;
- a fourth insulating film on the third insulating film;
- a fifth insulating film on the fourth insulating film;
- a plurality of first holes reaching from an upper surface of the fifth insulating film to a bottom surface of the first insulating film; and
- a plurality of pillar-shaped bottom electrodes in the plurality of first holes, wherein each of the plurality of pillar-shaped bottom electrodes has at least an upper portion and a lower portion, and wherein the diameter of the upper portion is smaller the diameter of the lower portion.
18. The apparatus of claim 17, further comprising:
- an upper electrode covering side and top surfaces of the plurality of pillar-shaped bottom electrodes with an intervening capacitor insulating film therebetween.
19. The apparatus of claim 17, further comprising a plurality of second holes penetrating the second insulating film, wherein the second insulating film is configured to support the plurality of pillar-shaped bottom electrodes.
20. The apparatus of claim 17, wherein the first insulating film and the third insulating film are made of a first material, and wherein the second insulating film and the fourth insulating film are made of the same.
Type: Application
Filed: May 2, 2023
Publication Date: Aug 24, 2023
Applicant: MICRON TECHNOLOGY, INC. (BOISE, ID)
Inventors: Akira Kaneko (Higashihiroshima), Keisuke Otsuka (Kasaoka)
Application Number: 18/310,997