Method for manufacturing semiconductor device, including multiple heat treatment
A semiconductor device manufacturing method having forming first and second insulating gate portions spaced from each other on a semiconductor substrate, selectively implanting the first conductivity type impurity ions to the first gate electrode and a surface layer of the semiconductor substrate adjacent to the first insulating gate portion, selectively implanting the second conductivity type impurity ions to the second gate electrode and the surface layer adjacent to the second insulating gate portion, after implanting the first and second conductivity types impurity ions, pre-annealing at a first substrate temperature, and after the pre-annealing, main-activating for the first and second types impurity ions at a second substrate temperature higher than the first substrate temperature for a treatment period shorter than a period of the pre-annealing.
Latest Kabushiki Kaisha Toshiba Patents:
This application is a continuation of reissue application Ser. No. 12/081,248, filed Apr. 11, 2008 now U.S. Pat. No. Re. 43,229, which is a reissue of U.S. Pat. No. 7,026,205. This application is also based upon and claims the benefit of priority from the prior Japanese Patent Application No. P2003-100612 filed on Apr. 3, 2003; and the entire contents of which each of the above applications are incorporated herein by reference.
Notice: More than one reissue application has been filed for the reissue of U.S. Pat. No. 7,026,205. The two reissue applications are application Ser. Nos. 12/081,248 now U.S. Reissued Pat. No. RE43229, filed Apr. 11, 2008, and 12/819,339, filed Jun. 21, 2010. As noted above, application Ser. No. 12/819,339, filed on Jun. 21, 2010, is a continuation of reissue application Ser. No. 12/081,248 now U.S. Reissued Pat. No. RE43229, filed on Apr. 11, 2008, which is a reissue of U.S. Pat. No. 7,026,205.
BACKGROUND OF THE INVENTION1. Field of the Invention
The present invention relates to a method for manufacturing a semiconductor device, and more particularly, to heat treatments necessary for processes of diffusing and activating impurities.
2. Description of Related Art
Performance improvement in recent large-scale integrated circuits (LSI) has been achieved by enhancing the degree of integration; in other words, by miniaturization of the device configuring the LSI. However, with miniaturization of the device, a parasitic resistance and a short channel effect have been prone to occur. Hence, it becomes important to form shallow and low-resistant impurity diffusion regions (source/drain regions) in order to prevent the parasitic resistance and the short channel effect.
In order to lower the resistance of the impurity diffusion regions, it is important to fully activate impurities by use of a high-temperature annealing treatment such as a rapid thermal annealing (RTA) treatment utilizing a halogen lamp.
Meanwhile, shallow formation of the impurity diffusion regions is realized by implanting impurity ions by means of low acceleration energy and by optimizing the subsequent annealing treatment. For example, in a flash lamp annealing method using a xenon (Xe) flash lamp, the xenon flash lamp emits white light for 10 msec or less, thereby instantaneously supplying the energy necessary to activate the impurities. Hence, the low-resistant and shallow impurity diffusion regions can be formed. Specifically, the flash lamp annealing method enables the impurities implanted into monocrystalline silicon to be activated without changing the distribution of the impurity ions at all. It should be noted that by use of an excimer laser capable of pulse oscillation, the low-resistant and shallow impurity diffusion regions can be similarly formed.
However, in the RTA treatment using the halogen lamp, diffusion coefficients of the impurities such as boron (B), phosphorus (P) and arsenic (As) in the monocrystalline silicon are large, and therefore, the impurities are diffused inside and outside the monocrystalline silicon, thus making it difficult to form a shallow impurity diffusion layer. When lowering the annealing temperature for the purpose of restricting the diffusion of the impurities, the activation ratio of the impurities is greatly lowered. Hence, in accordance with the RTA treatment using the halogen lamp, it is difficult to form the low-resistant and shallow impurity diffusion regions.
Meanwhile, in the flash lamp annealing method, impurity ions implanted simultaneously into a polycrystalline gate electrode when implanting the impurity ions into the impurity diffusion regions are not diffused either, rather, they suffer from the annealing time which is extremely short. Therefore, the impurity ions implanted into the polycrystalline gate electrode are not diffused entirely into the polycrystalline gate electrode, and a highly resistive region in which impurity concentration is low is formed in a part of the polycrystalline gate electrode. This resistance increase of the gate electrode lowers the driving power of the transistor. Specifically, in accordance with the flash lamp annealing method, even if the low-resistant and shallow impurity diffusion regions can be formed, it is impossible to form a high-performance micro transistor.
SUMMARY OF THE INVENTIONAn aspect of the present invention provides a method for manufacturing a semiconductor device having forming first and second insulating gate portions to be spaced from each other on a semiconductor substrate, the first insulating gate portion including a first gate insulating film and a first gate electrode doped with an impurity of a first conductivity type, and the second insulating gate portion including a second gate insulating film and a second gate electrode doped with an impurity of a second conductivity type, selectively implanting impurity ions of the first conductivity type to the first gate electrode and a surface layer of the semiconductor substrate adjacent to the first insulating gate portion, selectively implanting impurity ions of the second conductivity type to the second gate electrode and the surface layer adjacent to the second insulating gate portion, after implanting the impurity ions of the first and second conductivity types, performing pre-annealing at a first substrate temperature, and after the pre-annealing, performing main activation for the impurity ions of the first and second types at a second substrate temperature higher than the first substrate temperature for a treatment period shorter than a period of the pre-annealing.
Various embodiments of the present invention will be described with reference to the accompanying drawings. It is to be noted that the same or similar reference numerals are applied to the same or similar parts and elements throughout the drawings, and the description of the same or similar parts and elements will be omitted or simplified.
Generally and as it is conventional in the representation of semiconductor devices, it will be appreciated that the various drawings are not drawn to scale from one figure to another nor inside a given figure, and in particular that the layer thicknesses are arbitrarily drawn for facilitating the reading of the drawings.
A “first conductivity type” and a “second conductivity type” are conductivity types opposite to each other. If the first conductivity type is n type, then the second conductivity type is p type. Conversely, if the first conductivity type is p type, then the second conductivity type is n type. The embodiment of the present invention will be described in the case where the first conductivity type is n type and the second conductivity type is p type.
(First Embodiment)
<Semiconductor Device>
First, a semiconductor device manufactured in accordance with a method for manufacturing a semiconductor device according to the embodiment of the present invention will be described. As illustrated in
The insulating gate portion 21a is disposed on the surface of the p-well 18. The insulating gate portion 21a includes the gate insulating film 3a disposed on the surface of the p-well 18, the gate electrode 4a disposed on the gate insulating film 3a, and the sidewall spacer 17a disposed adjacent to the side faces of the gate insulating film 3a and gate electrode 4a on the surface of the p-well 18. The sidewall spacer 17a includes the silicon nitride (Si3N4) film 7a disposed along the side faces of the gate insulating film 3a and gate electrode 4a and along the surface of the p-well 18, and the silicon oxide (SiO2) film 8a disposed on the silicon nitride film 7a. The extension region 6a is disposed on the surface layer of the p-well 18 adjacent to the gate electrode 4a. The source/drain region 10a is disposed on the surface layer of the p-well 18 spaced from the gate electrode 4a.
The insulating gate portion 21b is disposed on the surface of the n-well 19. The insulating gate portion 21b includes the gate insulating film 3b disposed on the surface of the n-well 19, the gate electrode 4b disposed on the gate insulating film 3b, and the sidewall spacer 17b disposed adjacent to the side faces of the gate insulating film 3b and gate electrode 4b on the surface of the n-well 19. The sidewall spacer 17b includes the silicon nitride film 7b disposed along the side faces of the gate insulating film 3b and gate electrode 4b and along the surface of the n-well 19, and the silicon oxide film 8b disposed on the silicon nitride film 7b. The extension region 6b is disposed on the surface layer of the n-well 19 adjacent to the gate electrode 4b. The source/drain region 10b is disposed on the surface layer of the n-well 19 spaced from the gate electrode 4b.
Each of the p-well 18, the extension region 6b and the source/drain region 10b is a region where a III-group element such as boron (B) becoming a p-type impurity is doped to the semiconductor substrate 1 made of monocrystalline silicon. Each of the n-well 19, the extension region 6a and the source/drain region 10a is a region where a V-group element such as phosphorus (P) and arsenic (As) becoming an n-type impurity is doped to the semiconductor substrate 1 made of monocrystalline silicon. The gate electrode 4a is made of polycrystalline silicon (polysilicon) doped with the n-type impurity. The gate electrode 4b is made of polycrystalline silicon doped with the p-type impurity. Each of the device isolation region 2, the gate insulating films 3a and 3b and the sidewall spacers 17a and 17b is made of an insulator such as silicon oxide, silicon nitride and silicon oxide nitride.
An n-type conductivity layer that electrically connects the source and drain of the source/drain region 10a to each other, that is, an n-channel is formed immediately under the gate electrode 4a by controlling, for the p-well 18, a voltage applied to the gate electrode 4a. A p-type conductive layer that electrically connects the source and drain of the source/drain region 10b to each other, that is, a p-channel is formed immediately under the gate electrode 4b by controlling, for the n-well 19, a voltage applied to the gate electrode 4b. As described above, the semiconductor device according to the first embodiment has a CMOS structure formed of an n-channel MOS type field-effect transistor (nMOS transistor) and a p-channel MOS type field-effect transistor (pMOS transistor).
<Method for Manufacturing a Semiconductor Device>
Next, a method for manufacturing the semiconductor device illustrated in
(A) First, p-type and n-type impurity ions are selectively implanted from the surface of the semiconductor substrate 1 by use of a lithography method and an ion implantation method. Thereafter, a heat treatment for activating the implanted ions is performed, and thus, as illustrated in
(B) Next, as illustrated in
(C) Next, the silicon oxide film 3 and the polycrystalline silicon film 4 are selectively removed by use of the photolithography method and the RIE method, and, as illustrated in
(D) Next, light from a xenon (Xe) flash lamp is irradiated onto the entire surface of the semiconductor substrate 1 in a state where the surface is heated up to approximately 400° C. This heat treatment is referred to as “sub-activation” below. Irradiation time (treatment period) is set at 1 ms, and surface density of the irradiation energy is set at 35 J/cm2. Through sub-activation, the impurity elements implanted into the first impurity regions 5a and 5b illustrated in
(E) Next, a silicon nitride (Si3N4) and a silicon oxide (SiO2) film are sequentially deposited by use of the CVD method. The silicon nitride film and the silicon oxide film are removed by use of the RIE method, and at the time when the surface of the semiconductor substrate 1 and the upper surfaces of the gate electrodes 4a and 4b emerge, the removal of the silicon nitride film and silicon oxide film is stopped. As illustrated in
(F) Next, a resist film is formed by a spin-coating method or the like. As illustrated in
(G) Next, a resist film is formed by the spin-coating method or the like. As illustrated in
(H) Next, a heat treatment is conducted at a “first substrate temperature,” at which the n-type and p-type impurity ions implanted into the gate electrodes 4a and 4b are diffused and the diffusion of the n-type and p-type impurity ions implanted into the p-well 18 and the n-well 19 is restricted. This heat treatment is referred to as “pre-annealing” below. For example, the pre-annealing is an RTA treatment using an infrared lamp such as a halogen lamp, or an electric furnace or hot plate operated by resistance heating. Treatment conditions for the pre-annealing are, for example, 850° C. for the first substrate temperature, and 30 seconds for the treatment period. Detailed treatment conditions for the pre-annealing will be described later with reference to
(I) Next, after the pre-annealing, a heat treatment is conducted at a “third substrate temperature” approximately equal to or less than that of the heat treatment illustrated in
(J) Finally, a heat treatment for activating the n-type and p-type impurity ions implanted into the surface layers of the p-well 18 and n-well 19 is conducted at a “second substrate temperature” higher than the first substrate temperature for a shorter period than that of the pre-annealing. This heat treatment is referred to as “main activation” below. For example, subsequent to the pre-heating, the light from a xenon (Xe) flash lamp is irradiated entirely onto the substrate in a state where the surface of the semiconductor substrate 1 is heated up to approximately 400° C. Irradiation time (treatment period) of the light is set at 1 ms, and surface density of the irradiation energy on the surface of the semiconductor substrate 1 is set at 35 J/cm2. Specifically, the main activation is conducted under similar treatment conditions to those of the sub-activation. Detailed treatment conditions for the sub-activation and the main activation will be described later with reference to
Note that problems do not occur even if the polycrystalline silicon film 4 is deposited in an atmosphere containing the n-type impurity by use of the CVD method in place of depositing the polycrystalline silicon film 4 substantially made of the intrinsic semiconductor and implanting the n-type impurity ions thereto in
No problems occur even if the RTA treatment using the halogen lamp is performed in place of the sub-activation illustrated in
The n-type and p-type impurity ions implanted into the gate electrodes 4a and 4b include the n-type and p-type impurity ions implanted into the gate electrodes 4a and 4b at the time of forming the first impurity regions 5a and 5b illustrated in
<Pre-Annealing>
During pre-annealing, the surface of the semiconductor substrate 1 is heated up to the first substrate temperature, and the first substrate temperature is maintained for a treatment period tpa. In
As shown in
The first boundary line 31 is represented by the equation (1), and the second boundary line 32 is represented by the equation (2). Hence, the first substrate temperature T1 (° C.) and the treatment time tpa (sec) in the pre-annealing satisfy the treatment conditions shown in the equation (3), whereby the depths of the pn junctions of the extension regions 6a and 6b can be maintained at 20 nm or less.
tpa=5×10−8exp[2.21×104/(T1+275)] (1)
tpa=6×10−13exp[3.74×104/(T1+275)] (2)
5×10−8exp[2.21×104/(T1+275)]<=tpa<=6×10−13exp[3.74×104/(T1+275)] (3)
In the treatment conditions shown in
<Pre-Heating and Main Activation>
The pre-heating is an annealing process, in which the surface of the semiconductor substrate 1 is heated up to the third substrate temperature, and the third substrate temperature is maintained for a certain period (pre-heating period). It is desirable that the third substrate temperature be in a range from 200° C. to 600° C., and preferably, from 300° C. to 500° C. In the example shown in
The main activation is conducted following pre-heating. Specifically, the main activation is conducted in a state where the temperature of the surface of the semiconductor substrate 1 is maintained at the third substrate temperature. For the main activation, as well as the Xe flash lamp, it is possible to use light sources including a flash lamp that envelopes therein rare gases other than Xe, and an excimer laser and a YAG laser, both of which oscillate laser beams in a pulse shape. It is desirable that treatment time for the main activation, that is, the period for irradiating light emitted from such a light source onto the entire substrate surface (flashing period of flash lamp) be 100 ms or less. Preferably, the flashing period is 10 ms or less, and more preferably, 1 ms or less. In the example shown in
In a method for manufacturing a semiconductor device according to a first comparative example of the embodiment, in
With regard to the impurity concentration distributions of the gate electrodes 4a and 4b and extension regions 6a and 6b and the gate capacitances of the MOS transistors, the semiconductor device illustrated in
As shown in
As shown in
As shown in
As described above, it is understood that, in the first comparative example, the gate capacitance is lowered, and the gate insulating films under the gate electrodes 4a and 4b are formed apparently thick. This is because, when the impurities (P and B) implanted into the gate electrodes 4a and 4b are activated by use of the xenon flash lamp, the impurities (P and B) are not diffused deeply into the gates, and rather suffer from the extremely short time while the gate electrodes 4a and 4b are being subjected to the high temperature, allowing doped layers with insufficient concentrations to form on the gate bottoms. It was also understood that the insufficiently doped layers of the first comparative example, which were calculated based on the values of the gate capacitances, reached 20 nm or more in thickness with respect to the gate electrodes 4a and 4b with a thickness of 150 nm.
There is a possibility that such a depletion of the gate electrodes 4a and 4b may not only lower the driving power of the transistor but also damage the transistor's functions. However, when the acceleration energy of the impurities implanted into the gate electrodes 4a and 4b in order to control the depletion thereof, the impurities are deeply implanted also into the semiconductor substrate 1, and the extension regions 6a and 6b or the source/drain regions 10a and 10b are formed deep. Furthermore, the impurity diffusion in the direction parallel to the surface of the semiconductor substrate 1 also advances to induce the short channel effect. In addition, the impurities pass through the gate electrodes 4a and 4b to be diffused into the gate insulating films 3a and 3b or the surface region of the semiconductor substrate 1 thereunder, thus fluctuating the threshold voltage of the transistor.
As shown in
As described above, in the RTA treatment according to the related art, not only the impurities implanted into the gate electrodes 4a and 4b made of polycrystalline silicon but also the impurities implanted into the semiconductor substrate 1 made of monocrystalline silicon are diffused. Therefore, the shallow extension regions 6a and 6b of which depths are, for example, 20 nm or less cannot be formed.
SECOND COMPARATIVE EXAMPLEIn a method for manufacturing a semiconductor device according to a second comparative example of the embodiment, in
With regard to the impurity concentration distributions of the gate electrodes 4a and 4b and the gate capacitances of the MOS transistors, the semiconductor device illustrated in
As shown in
Specifically, in the second comparative example, it is understood that, while the boron (B) is diffused uniformly into the entire gate electrode 4b in the pMOS transistor, a difference in concentration of phosphorus (P) occurs in the gate electrode 4a in the nMOS transistor, the impurity concentration of the gate bottom is low, and doped layers with insufficient concentrations are formed.
As shown in
As shown in
As described above, boron (B) is diffused into the entire gate electrode 4b of the pMOS transistor in the second comparative example, and therefore, the embodiment and the second comparative example substantially coincide with each other in gate capacitance of the pMOS transistor. However, a doped layer with insufficient concentrations is formed in the gate electrode 4a of the nMOS transistor, and therefore, the gate capacitance of the nMOS transistor in the second comparative example is lowered as compared with that in the embodiment. Specifically, it is understood that the gate insulating film 3a under the gate electrode 4a is formed apparently thick.
Such a difference between the nMOS transistor and the pMOS transistor in the second comparative example originates mainly from a difference in the ease of diffusion between the n-type impurity and the p-type impurity in the gate electrodes 4a and 4b. Specifically, the heat treatment conditions in the case of diffusing the impurities into polysilicon differ between the n-type impurity and the p-type impurity. The process window of the nMOS transistor is narrower as compared with that of the pMOS transistor. Prior to the p-type impurity of the pMOS transistor, the n-type impurity doped to the gate electrode 4a of the nMOS transistor in which the process window is narrower is doped into the polycrystalline silicon film 4 for which the shape has not yet been processed as illustrated in
As described above, the method for manufacturing a semiconductor device according to the embodiment of the present invention includes the plurality of heat treatment processes differing in heat treatment temperature and time in the event of activating the impurity ions implanted individually into the polycrystalline and monocrystalline silicons. Specifically, the annealing at a low temperature for a long time is conducted, and only the impurity ions in the polycrystalline silicon are selectively diffused. Then, to finish, the entire implanted impurity ions are activated in high concentration by irradiation of high-brightness light at a high temperature for an extremely short time, for example, the light from a flash lamp. The diffusion of the impurity ions implanted into the monocrystalline silicon can be controlled, and simultaneously, the depletion of the gate electrodes made of the polycrystalline silicon can be prevented. Hence, the low-resistant and shallow extension regions 6a and 6b can be formed, and simultaneously, the impurity ions in the gate electrodes 4a and 4b can be diffused sufficiently. It becomes possible then to control the profiles of the impurities precisely, and a high-performance MOS transistor having a shallow junction corresponding to the miniaturization can be manufactured stably with ease.
MODIFICATION EXAMPLE OF EMBODIMENTAlthough the case of implanting the n-type impurity ions to the entire polycrystalline silicon film 4 as illustrated in
As illustrated in
Also in accordance with the modification example of the embodiment, the depletion of the gate electrodes 4a and 4b can be restricted, and simultaneously, the extension regions 6a and 6b and the source/drain regions 10a and 10b can be formed shallow. Moreover, the impurity diffusion in the direction parallel to the surface of the semiconductor substrate 1 can be prevented, thus making it possible to control the short channel effect.
It is also thought that, before the shape of the polycrystalline silicon film is processed, not only are the n-type impurity ions selectively implanted into the polycrystalline silicon film 4 on the p-well 18, but also the p-type impurity ions are selectively implanted into the polycrystalline silicon film 4 on the n-well 19. However, in this case, the etching rate of the RIE differs between the n-type polycrystalline silicon film 4 and the p-type polycrystalline silicon film 4, and therefore, the process precision of the gate electrodes 4a and 4b deteriorates. Hence, a stable process is not obtained, thus lowering the driving power of the transistor.
Meanwhile, in the case of the modification example, in the event of processing the gate electrodes 4a and 4b illustrated in
As described above, according to the embodiment of the present invention, the method for manufacturing a semiconductor device having low-resistant and shallow impurity diffusion layers and being equipped with good driving power can be provided.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Claims
1. A method for manufacturing a semiconductor device, comprising:
- forming first and second insulating gate portions to be spaced from each other on a semiconductor substrate, the first insulating gate portion including a first gate insulating film and a first gate electrode doped with an impurity of a first conductivity type, and the second insulating gate portion including a second gate insulating film and a second gate electrode doped with an impurity of a second conductivity type;
- selectively implanting impurity ions of the first conductivity type to the first gate electrode and a surface layer of the semiconductor substrate adjacent to the first insulating gate portion;
- selectively implanting impurity ions of the second conductivity type to the second gate electrode and the surface layer adjacent to the second insulating gate portion;
- after implanting the impurity ions of the first and second conductivity types, performing pre-annealing at a first substrate temperature; and
- after the pre-annealing, performing main activation for the impurity ions of the first and second types at a second substrate temperature higher than the first substrate temperature for a treatment period shorter than a period of the pre-annealing.
2. The method of claim 1, wherein the forming first and second insulating gate portions comprises:
- forming an insulating film on the semiconductor substrate;
- forming a polycrystalline conductive film doped with the impurity of the first conductivity type on the insulating film; and
- selectively removing the insulating film and the polycrystalline conductive film to form the first and second gate insulating films and the first and second gate electrodes.
3. The method of claim 2, wherein the forming first and second insulating gate portions further comprises forming first and second sidewall spacers on the semiconductor substrate, the first sidewall spacer being adjacent to the first gate insulating film and the first gate electrode, and the second sidewall spacer being adjacent to the second gate insulating film and the second gate electrode.
4. The method of claim 2, wherein the forming a polycrystalline conductive film comprises:
- depositing a polycrystalline conductive film made substantially of an intrinsic semiconductor on the insulating film;
- implanting the impurity ions of the first conductivity type at least to a region where the first gate electrode is formed in the polycrystalline conductive film; and
- diffusing the impurity ions of the first conductivity type into the polycrystalline conductive film.
5. The method of claim 3, wherein the selectively implanting impurity ions of the first conductivity type comprises:
- selectively implanting the impurity ions of the first conductivity type to the first gate electrode and the surface layer adjacent to the first gate electrode; and
- selectively implanting the impurity ions of the first conductivity type to the surface layer and the first gate electrode, both of which are adjacent to the first sidewall spacer.
6. The method of claim 5, wherein selectively implanting impurity ions of the first conductivity type further comprises performing sub-activation for the impurity ions of the first conductivity type at the second substrate temperature for a treatment period shorter than the period of the pre-annealing after selectively implanting the impurity ions of the first conductivity type to the first gate electrode and the surface layer adjacent to the first gate electrode, and before selectively implanting the impurity ions of the first conductivity type to the surface layer and the first gate electrode.
7. The method of claim 3, wherein the selectively implanting impurity ions of the second conductivity type comprises:
- selectively implanting the impurity ions of the second conductivity type to the second gate electrode and the surface layer adjacent to the second gate electrode; and
- selectively implanting the impurity ions of the second conductivity type to the surface layer and the second gate electrode, both of which are adjacent to the second sidewall spacer.
8. The method of claim 7, wherein selectively implanting impurity ions of the second conductivity type further comprises performing sub-activation for the impurity ions of the second conductivity type at the second substrate temperature for the treatment period shorter than the period of the pre-annealing after selectively implanting the impurity ions of the second conductivity type to the second gate electrode and the surface layer adjacent to the second gate electrode, and before selectively implanting the impurity ions of the second conductivity type to the surface layer and the second gate electrode.
9. The method of claim 1, wherein the first substrate temperature T1 (° C.) and the treatment period tpa (sec) of the pre-annealing satisfy a relationship represented by a following equation:
- 5×10−8exp[2.21×104/(T1+275)]≦tpa≦6×10−13exp[3.74×104/(T1+275)].
10. The method of claim 9, wherein the first substrate temperature ranges from 600° C. to 900° C.
11. The method of claim 9, wherein the treatment period of the pre-annealing ranges from 5 seconds to 3.6×103 seconds.
12. The method of claim 4, wherein the pre-annealing and the diffusing the impurity ions of the first conductivity type into the polycrystalline conductive film are performed by use of any of an infrared lamp, and an electric furnace and hot plate operated by resistance heating.
13. The method of claim 1, wherein the treatment period of the main activation is 100 ms or less.
14. The method of claim 13, wherein surface density of irradiation energy of light emitted from a light source for use in the main activation on a surface of the semiconductor substrate is 100 J/cm2 or less.
15. The method of claim 14, wherein the light source is a flash lamp into which a rare gas is enveloped.
16. The method of claim 14, wherein the light source is an excimer laser or a YAG laser, each oscillating a laser beam in a pulse shape.
17. The method of claim 4 further comprising performing pre-heating at a third substrate temperature approximately equal to/less than a temperature at the diffusing the impurity ions of the first conductivity type into the polycrystalline conductive film before the main activation, wherein the main activation is performed subsequently to the pre-heating.
18. The method of claim 17, wherein the third substrate temperature ranges from 200° C. to 600° C.
19. The method of claim 17, wherein the pre-heating is performed by an infrared lampora hot plate.
20. A method for manufacturing a semiconductor device comprising first and second insulating gate portions being spaced from each other on a semiconductor substrate, the first insulating gate portion including a first gate insulating film and a first gate electrode doped with an impurity of a first conductivity type, and the second insulating gate portion including a second gate insulating film and a second gate electrode doped with an impurity of a second conductivity type, the method comprising:
- forming the first and second insulating gate portions on the semiconductor substrate;
- selectively implanting impurity ions of the first conductivity type to the first gate electrode and a surface layer of the semiconductor substrate adjacent to the first insulating gate portion;
- selectively implanting impurity ions of the second conductivity type to the second gate electrode and the surface layer adjacent to the second insulating gate portion;
- after implanting the impurity ions of the first and second conductivity types, performing pre-annealing at a first substrate temperature;
- after the pre-annealing, performing pre-heating of the semiconductor substrate at a third substrate temperature, and
- after the pre-heating, performing activation for the impurity ions of the first and second types at a second substrate temperature higher than the first and third substrate temperatures for a treatment period shorter than a period of the pre-annealing and shorter than a period of the pre-heating,
- wherein, after the pre-annealing, the pre-heating, and the activation, the first gate electrode is doped with the impurity of the first conductivity type such that impurity concentration at a bottom of the first gate electrode is higher than the impurity concentration at a midway of the first gate electrode along a vertical direction of the semiconductor substrate.
21. The method of claim 20, wherein the impurity concentration at the bottom is equal to or higher than 1×1020 cm−3.
22. The method of claim 20, wherein the forming the first and second insulating gate portions further comprises:
- forming first and second sidewall spacers on the semiconductor substrate, each of the first and second sidewall spacers is made of a composite layer of silicon nitride and silicon oxide, the first sidewall spacer being adjacent to the first gate insulating film and the first gate electrode, and the second sidewall spacer being adjacent to the second gate insulating film and the second gate electrode.
23. The method of claim 20, wherein the impurity of the first conductivity type is a group-V element including at least phosphorus or arsenic, or group-III element including boron.
24. The method of claim 20, wherein the forming first and second insulating gate portions comprises:
- forming an insulating film on the semiconductor substrate;
- forming a polycrystalline conductive film doped with the impurity of the first conductivity type on the insulating film; and
- selectively removing the insulating film and the polycrystalline conductive film to delineate the first and second gate insulating films and the first and second gate electrodes.
25. The method of claim 24, wherein the forming the polycrystalline conductive film comprises:
- depositing the polycrystalline conductive film made substantially of an intrinsic semiconductor on the insulating film;
- implanting the impurity ions of the first conductivity type at least to a region where the first gate electrode is formed in the polycrystalline conductive film; and
- diffusing the impurity ions of the first conductivity type into the polycrystalline conductive film at a temperature equal to/higher than the third substrate temperature.
26. The method of claim 22, wherein the selectively implanting impurity ions of the first conductivity type comprises:
- selectively implanting the impurity ions of the first conductivity type to the first gate electrode and the surface layer adjacent to the first gate electrode; and
- selectively implanting the impurity ions of the first conductivity type to the surface layer and the first gate electrode, both of which are adjacent to the first sidewall spacer.
27. The method of claim 20 wherein the first substrate temperature T1 (° C.) and the treatment period tpa (sec) of the pre-annealing satisfy a relationship represented by the following equation:
- 5×10−8exp[2.21×104/(T1+275)]≦tpa≦6×10−13exp[3.74×104/(T1+275)].
28. The method of claim 27, wherein the first substrate temperature ranges from 600° C. to 900° C.
29. The method of claim 28, wherein the treatment period of the pre-annealing ranges from 5 seconds to 3.6×103 seconds.
30. A method for manufacturing a semiconductor device comprising first and second insulating gate portions being spaced from each other on a semiconductor substrate, the first insulating gate portion including a first gate insulating film and a first gate electrode doped with an impurity of a first conductivity type, and the second insulating gate portion including a second gate insulating film and a second gate electrode doped with an impurity of a second conductivity type, the method comprising:
- forming the first and second insulating gate portions on the semiconductor substrate;
- selectively implanting impurity ions of the first conductivity type to the first gate electrode and a surface layer of the semiconductor substrate adjacent to the first insulating gate portion;
- selectively implanting impurity ions of the second conductivity type to the second gate electrode and the surface layer adjacent to the second insulating gate portion;
- after implanting the impurity ions of the first and second conductivity types, performing pre-annealing at a first substrate temperature;
- after the pre-annealing, performing pre-heating of the semiconductor substrate at a third substrate temperature, and
- after the pre-heating, performing activation for the impurity ions of the first and second types at a second substrate temperature higher than the first and third substrate temperatures for a treatment period shorter than a period of the pre-annealing and shorter than a period of the pre-heating,
- wherein, after the pre-annealing, the pre-heating, and the activation, the profile of the impurity in the first gate electrode is substantially constant along a vertical direction of the semiconductor substrate, and the impurity concentration at the bottom of the first gate electrode is equal to or higher than 1×1020 cm−3.
31. The method of claim 30, wherein the forming the first and second insulating gate portions further comprises:
- forming first and second sidewall spacers on the semiconductor substrate, each of the first and second sidewall spacers is made of a composite layer of silicon nitride and silicon oxide, the first sidewall spacer being adjacent to the first gate insulating film and the first gate electrode, and the second sidewall spacer being adjacent to the second gate insulating film and the second gate electrode.
32. The method of claim 30, wherein the impurity of the first conductivity type is group-V element including at least phosphorus or arsenic, or group-III element including boron.
33. The method of claim 30, wherein the forming first and second insulating gate portions comprises:
- forming an insulating film on the semiconductor substrate;
- forming a polycrystalline conductive film doped with the impurity of the first conductivity type on the insulating film; and
- selectively removing the insulating film and the polycrystalline conductive film to delineate the first and second gate insulating films and the first and second gate electrodes.
34. The method of claim 33, wherein the forming the polycrystalline conductive film comprises:
- depositing the polycrystalline conductive film made substantially of an intrinsic semiconductor on the insulating film;
- implanting the impurity ions of the first conductivity type at least to a region where the first gate electrode is formed in the polycrystalline conductive film; and
- diffusing the impurity ions of the first conductivity type into the polycrystalline conductive film at a temperature equal to/higher than the third substrate temperature.
35. The method of claim 31, wherein the selectively implanting impurity ions of the first conductivity type comprises:
- selectively implanting the impurity ions of the first conductivity type to the first gate electrode and the surface layer adjacent to the first gate electrode; and
- selectively implanting the impurity ions of the first conductivity type to the surface layer and the first gate electrode, both of which are adjacent to the first sidewall spacer.
36. The method of claim 30, wherein the first substrate temperature T1 (° C.) and the treatment period tpa (sec) of the pre-annealing satisfy a relationship represented by the following equation:
- 5×10−8exp[2.21×104/(T1+275)]≦tpa≦6×10−13exp[3.74×104/(T1+275)].
37. The method of claim 36, wherein the first substrate temperature ranges from 600° C. to 900° C.
38. The method of claim 37, wherein the treatment period of the pre-annealing ranges from 5 seconds to 3.6×103 seconds.
39. The method of claim 20, wherein the activation is performed by a flash lamp or a laser.
40. The method of claim 20, wherein the pre-heating is performed by an infrared lamp or a hot plate.
41. The method of claim 20, wherein depth of a semiconductor region at the surface layer of the semiconductor substrate, where impurity ions of the first conductivity type are implanted, is maintained at 20 nm or less, after the pre-annealing, the pre-heating and the activation.
42. The method of claim 30, wherein the activation is performed by a flash lamp or a laser.
43. The method of claim 30, wherein the pre-heating is performed by an infrared lamp or a hot plate.
44. The method of claim 30, wherein depth of a semiconductor region at the surface layer of the semiconductor substrate, where impurity ions of the first conductivity type are implanted, is maintained at 20 nm or less, after the pre-annealing, the pre-heating and the activation.
5773337 | June 30, 1998 | Lee |
5817536 | October 6, 1998 | Nayak et al. |
5837572 | November 17, 1998 | Gardner et al. |
5874344 | February 23, 1999 | Thompson et al. |
5981347 | November 9, 1999 | Kuo et al. |
6117737 | September 12, 2000 | Wang et al. |
6207591 | March 27, 2001 | Aoki et al. |
6218250 | April 17, 2001 | Hause et al. |
6271101 | August 7, 2001 | Fukunaga |
6312981 | November 6, 2001 | Akamatsu et al. |
6512273 | January 28, 2003 | Krivokapic et al. |
6569716 | May 27, 2003 | Suzuki |
6642122 | November 4, 2003 | Yu |
6770519 | August 3, 2004 | Ito et al. |
6777752 | August 17, 2004 | Osanai et al. |
7067382 | June 27, 2006 | Nakaoka et al. |
7098085 | August 29, 2006 | Yamanaka et al. |
7300832 | November 27, 2007 | Ito et al. |
20040018702 | January 29, 2004 | Ito et al. |
20060015514 | January 19, 2006 | Suga |
2-294027 | December 1990 | JP |
05-226593 | September 1993 | JP |
06-069149 | March 1994 | JP |
7-122649 | May 1995 | JP |
9-190983 | July 1997 | JP |
10-65152 | March 1998 | JP |
10-172922 | June 1998 | JP |
10-256538 | September 1998 | JP |
11-330460 | November 1999 | JP |
2002-141298 | May 2002 | JP |
2002-246328 | August 2002 | JP |
2002-246329 | August 2002 | JP |
2002-329864 | November 2002 | JP |
2003-007633 | January 2003 | JP |
2003-86718 | March 2003 | JP |
- Notification of Reasons for Refusal issued by the Japanese Patent Office in copending Japanese Patent Application No. JP 2003-100612, mailed Jan. 4, 2011, and English-language translation of same.
- English-language translation of Notification of Reasons for Refusal issued by the Japanese Patent Office on Aug. 22, 2006, for Japanese Patent Application No. 2003-100612.
- English-language translation of Notification of Reasons for Refusal issued by the Japanese Patent Office on Jan. 30, 2007, for Japanese Patent Application No. 2003-100612.
- English-language translation of Notification of Reasons for Refusal issued by the Japanese Patent Office on Jun. 12, 2007, for Japanese Patent Application No. 2003-100612.
- English-language translation of Dismissal of Amendment issued by the Japanese Patent Office on Jan. 8, 2008, for Japanese Patent Application No. 2003-100612.
- English-language translation of Decision of Refusal issued by the Japanese Patent Office on Jan. 8, 2008, for Japanese Patent Application No. 2003-100612.
- Trial-Interrogation issued by the Japanese Patent Office on Jan. 8, 2008, for Japanese Patent Application No. 2003-100612, and English-language translation thereof.
Type: Grant
Filed: Jun 21, 2010
Date of Patent: Jul 17, 2012
Assignee: Kabushiki Kaisha Toshiba (Tokyo)
Inventors: Takayuki Ito (Kawasaki), Kyoichi Suguro (Yokohoma)
Primary Examiner: Walter L Lindsay, Jr.
Attorney: Finnegan, Henderson, Farabow, Garrett & Dunner, L.L.P.
Application Number: 12/819,339
International Classification: H01L 21/8238 (20060101); H01L 21/8234 (20060101); H01L 21/336 (20060101);