Patents Issued in September 16, 2010
  • Publication number: 20100230771
    Abstract: A method for diffusing two dissimilar dopant materials onto a semiconductor cell wafer in a single thermal processing step. The method includes placing a first dopant source on a semiconductor cell wafer, placing said cell wafer into a thermal processing chamber comprising one or more cell wafer slots, subjecting said cell wafer to a thermal profile; and annealing said cell wafer in the presence of a second dopant source.
    Type: Application
    Filed: March 13, 2009
    Publication date: September 16, 2010
    Applicant: PALO ALTO RESEARCH CENTER INCORPORATED
    Inventors: David K. Fork, Kenta Nakayashiki
  • Publication number: 20100230772
    Abstract: An array of radiation sensors or detectors is integrated within a three-dimensional semiconductor IC. The sensor array is located relatively close to the device layer of a circuit (e.g., a microprocessor) to be protected from the adverse effects of the ionizing radiation particles. As such, the location where the radiation particles intersect the device layer can be calculated with coarse precision (e.g., to within 10 s of microns).
    Type: Application
    Filed: August 26, 2009
    Publication date: September 16, 2010
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Ethan H. Cannon, Michael J. Hauser, Timothy D. Sullivan
  • Publication number: 20100230773
    Abstract: A solid-state image pickup device includes: a silicon layer; a pixel portion formed in the silicon layer for processing and outputting signal charges obtained by carrying out photoelectric conversion for incident lights; an alignment mark formed in a periphery of the pixel portion and in the silicon layer; and a contact portion through which a first electrode within a wiring layer formed on a first surface of the silicon layer, and a second electrode formed on a second surface opposite to the first surface of the silicon layer through an insulating film are connected, wherein the alignment mark and the contact portion are formed from conductive layers made of the same conductive material and formed within respective holes each extending completely through the silicon layer through respective insulating layers made of the same material.
    Type: Application
    Filed: February 5, 2010
    Publication date: September 16, 2010
    Applicant: SONY CORPORATION
    Inventors: Keiichi NAKAZAWA, Takayuki ENOMOTO
  • Publication number: 20100230774
    Abstract: A Schottky or PN diode is formed where a first cathode portion is an N epitaxial layer that is relatively lightly doped. An N+ buried layer is formed beneath the cathode for conducting the cathode current to a cathode contact. A more highly doped N-well is formed, as a second cathode portion, in the epitaxial layer so that the complete cathode comprises the N-well surrounded by the more lightly doped first cathode portion. An anode covers the upper areas of the first and second cathode portions so both portions conduct current when the diode is forward biased. When the diode is reverse biased, the depletion region in the central N-well will be relatively shallow but substantially planar so will have a relatively high breakdown voltage. The weak link for breakdown voltage will be the curved edge of the deeper depletion region in the lightly doped first cathode portion under the outer edges of the anode. Therefore, the N-well lowers the on-resistance without lowering the breakdown voltage.
    Type: Application
    Filed: March 10, 2009
    Publication date: September 16, 2010
    Applicant: MICREL, INC.
    Inventor: Martin Alter
  • Publication number: 20100230775
    Abstract: A superjunction device that includes a termination region having a transition region adjacent the active region thereof, the transition region including a plurality of spaced columns.
    Type: Application
    Filed: February 9, 2010
    Publication date: September 16, 2010
    Applicant: INTERNATIONAL RECTIFIER CORP.
    Inventors: Ali Husain, Srinkant Sridevan
  • Publication number: 20100230776
    Abstract: Briefly, in accordance with one or more embodiments, a semiconductor structure and method for forming the semiconductor structure are disclosed. The semiconductor structure may comprise a dielectric structure and one or more active areas or one or more field areas, for example, disposed proximate to the dielectric structure along a perimeter thereof. The dielectric structure and the other areas may be separated by one or more trenches or gaps to provide stress relief between the dielectric structure and the other areas. The one or more trenches may include one or more silicon formations formed there between to provide a spring like function and further provide stress relief between the dielectric structure and the other areas. Stress relief of the trenches may be further enhanced via hydrogen annealing to smooth sharp corners or other sharp features of the trenches such as scalloping.
    Type: Application
    Filed: December 9, 2008
    Publication date: September 16, 2010
    Inventor: Bishnu Prasanna Gogoi
  • Publication number: 20100230777
    Abstract: A first example embodiment comprises the following steps and the structure formed therefrom. A trench having opposing sidewalls is formed within a substrate. A stress layer having an inherent stress is formed over the opposing trench sidewalls. The stress layer having stress layer sidewalls over the trench sidewalls. Ions are implanted into one or more portions of the stress layer to form ion-implanted relaxed portions with the portions of the stress layer that are not implanted are un-implanted portions, whereby the inherent stress of the one or more ion-implanted relaxed portions of stress layer portions is relaxed.
    Type: Application
    Filed: May 31, 2010
    Publication date: September 16, 2010
    Applicant: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
    Inventors: Lee Wee TEO, Shiang Yang ONG, Jae Gon LEE, Vincent LEONG, Elgin QUEK, Dong Kyun SOHN
  • Publication number: 20100230778
    Abstract: A method of fabricating a flash memory and an isolating structure applied to a flash memory is provided. The feature of the method lies in a T-shaped shallow trench isolation (STI). The T-shaped STI has a widened cap covering on a substrate and a tapered bottom embedded in the substrate. The widened cap of the T-shaped STI can provide a high process widow when fabricating the floating gate wings, and the product yield will thereby be increased.
    Type: Application
    Filed: March 16, 2009
    Publication date: September 16, 2010
    Inventors: Shen-De Wang, Tzeng-Fei Wen
  • Publication number: 20100230779
    Abstract: Trench-generated device structures fabricated using a semiconductor-on-insulator (SOI) wafer, design structures embodied in a machine readable medium for designing, manufacturing, or testing an integrated circuit, as well as methods for fabricating trench-generated device structures. The device structure includes a trench extending through the semiconductor and insulator layers of the SOI wafer and into the underlying semiconductor substrate, and a first doped region in the semiconductor substrate. The doped region, which extends about the trench, has a second conductivity type opposite to the first conductivity type. The device structure further includes a first contact extending from the top surface through the semiconductor and insulator layers to a portion of the semiconductor substrate outside of the doped region, and a second contact extending from the top surface through the semiconductor and insulator layers to the doped region in the semiconductor substrate.
    Type: Application
    Filed: September 2, 2009
    Publication date: September 16, 2010
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Brent A. Anderson, Edward J. Nowak
  • Publication number: 20100230780
    Abstract: The present invention provides a semiconductor device realizing reliable cutting of a fuse without enlarging layout area of a fuse element and the reduced number of wiring layers of a preventing wall that prevents diffusion of fuse copper atoms. A fuse is formed by using a wire in a metal wiring layer as an upper layer in a plurality of metal wiring layers. Wires are disposed just above and just below a fuse each with a gap of at least two wiring layers. In an upper layer, a power wire that transmits power supply voltage is used as a part covering a preventing wall structure just above the fuse.
    Type: Application
    Filed: March 5, 2010
    Publication date: September 16, 2010
    Inventor: Shigeki Obayashi
  • Publication number: 20100230781
    Abstract: Trench anti-fuse structures, design structures embodied in a machine readable medium for designing, manufacturing, or testing a programmable integrated circuit. The anti-fuse structure includes a trench having a plurality of sidewalls that extend into a substrate, a doped region in the semiconductor material of the substrate proximate to the sidewalls of the trench, a conductive plug in the trench, and a dielectric layer on the sidewalls of the trench. The dielectric layer is disposed between the conductive plug and the doped region. The dielectric layer is configured so that a programming voltage applied between the doped region and the conductive plug causes a breakdown of the dielectric layer within a region of the trench. The trench sidewalls are arranged with a cross-sectional geometrical shape that is independent of position between a bottom wall of the deep trench and a top surface of the substrate.
    Type: Application
    Filed: August 7, 2009
    Publication date: September 16, 2010
    Applicant: International Business Machines Corporation
    Inventors: Roger A. Booth, JR., Kangguo Cheng, Jack A. Mandelman, William R. Tonti
  • Publication number: 20100230782
    Abstract: A first semiconductor chip includes a first inductor and a second inductor, and a second semiconductor chip includes a third inductor and a fourth inductor. The first inductor is connected to a first receiving circuit of the first semiconductor chip, and the second inductor is connected to a second transmitting circuit of the second semiconductor chip through a first bonding wire. The third inductor is connected to a second receiving circuit of the second semiconductor chip, and the fourth inductor is connected to a first transmitting circuit of the first semiconductor chip through a second bonding wire.
    Type: Application
    Filed: March 10, 2010
    Publication date: September 16, 2010
    Applicants: NEC ELECTRONICS CORPORATION, TOYOTA JIDOSHA KABUSHIKI KAISHA
    Inventors: Shinichi UCHIDA, Masayuki FURUMIYA, Hiroshi SAKAKIBARA, Takashi IWADARE, Yoshiyuki SATO, Makoto EGUCHI, Masato TAKI, Hidetoshi MORISHITA, Kozo KATO, Jun MORIMOTO
  • Publication number: 20100230783
    Abstract: A semiconductor device sends and receives electrical signals. The semiconductor device includes a first substrate provided with a first circuit region containing a first circuit; a multi-level interconnect structure provided on the first substrate; a first inductor provided in the multi-level interconnect structure so as to include the first circuit region; and a second inductor provided in the multi-level interconnect structure so as to include the first circuit region, wherein one of the first inductor and the second inductor is connected to the first circuit and the other of the first inductor and the second inductor is connected to a second circuit.
    Type: Application
    Filed: March 11, 2010
    Publication date: September 16, 2010
    Applicant: NEC ELECTRONICS CORPORATION
    Inventor: Yasutaka NAKASHIBA
  • Publication number: 20100230784
    Abstract: The invention provides advances in the arts with useful and novel integrated packaging having passive components included within packages also containing one or more ICs. The integrated passive components may include inductors, transformers, and capacitors, and are preferably constructed of leadframe materials. Typically, one or more magnetic field storage body is used in forming the coils in order to enhance the electrical performance characteristics of the passive component.
    Type: Application
    Filed: March 16, 2010
    Publication date: September 16, 2010
    Applicant: TRIUNE IP LLC
    Inventors: Ross E. Teggatz, Wayne T. Chen, Brett Smith
  • Publication number: 20100230785
    Abstract: A circuit includes a first integrated circuit or die having a first circuit and a first inductive interface. A second integrated circuit or die has a second circuit and a second inductive interface. The first inductive interface and the second inductive interface are aligned to magnetically communicate signals between the first circuit and the second circuit.
    Type: Application
    Filed: May 27, 2010
    Publication date: September 16, 2010
    Applicant: BROADCOM CORPORATION
    Inventor: Ahmadreza (Reza) Rofougaran
  • Publication number: 20100230786
    Abstract: It is described a procedure for the integration of semiconductor incompatible materials in a process family created for the production of passive electric components and active electric components formed within integrated circuits. The procedure is applicable in known techniques like bipolar, MOS or BIMOS processes for semiconductor production. The modular concept of the described procedure may combine diodes, resistors and capacitors, which components are made from different materials. The provision of an encapsulation material for a semiconductor incompatible material enables the manufacturing of integrated circuits even within a sensitive environment with respect to contaminations originating from the semiconductor incompatible material. The encapsulation is provided early within the manufacturing process such that the risk for a contamination may be reduced to a minimum.
    Type: Application
    Filed: January 25, 2007
    Publication date: September 16, 2010
    Applicant: NXP B.V.
    Inventor: Wolfgang Schnitt
  • Publication number: 20100230787
    Abstract: The invention relates to an electric device including an electric element, the electric element comprising a first electrode (104) having a first surface (106) and a pillar (108), the pillar extending from the first surface in a first direction (110), the pillar having a length measured from the first surface parallel to the first direction, the pillar having a cross section (116) perpendicular to the first direction and the pillar having a sidewall surface (120) enclosing the pillar and extending in the first direction, characterized in—that, the pillar comprises any one of a score (124) and protrusion (122) extending along at least part of the length of the pillar for giving the pillar (108) improved mechanical stability. The electrode allows electrical elements such as capacitors, energy storage devices or diodes to be made with improved properties in a cost effective way.
    Type: Application
    Filed: April 30, 2007
    Publication date: September 16, 2010
    Applicant: NXP B.V.
    Inventors: Lionel Guiraud, Francois Lecornec, Johan H. Klootwijk, Freddy Roozeboom, David D. R. Chevrie
  • Publication number: 20100230788
    Abstract: A chip structure includes a substrate and a stress buffer layer. The substrate has a first surface and a second surface opposite to the first surface. The stress buffer layer is disposed on the periphery of the substrate and located in at least one of the first surface and the second surface of the substrate.
    Type: Application
    Filed: February 10, 2010
    Publication date: September 16, 2010
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventor: SHENG-YANG PENG
  • Publication number: 20100230789
    Abstract: A technology is provided which allows a reduction in the size of a semiconductor device without degrading an electromagnetic shielding effect and reliability against reflow heating. After a plurality of components are mounted over a component mounting surface of a module substrate, a resin is formed so as to cover the mounted components. Further, over surfaces (upper and side surfaces) of the resin, a shield layer including a laminated film of a Cu plating film and an Ni plating film is formed. In the shield layer, a plurality of microchannel cracks are formed randomly along grain boundaries and in a net-like configuration without being coupled to each other in a straight line, and form a plurality of paths extending from the resin to a surface of the shield layer by the microchannel cracks.
    Type: Application
    Filed: March 15, 2010
    Publication date: September 16, 2010
    Inventors: Chiko Yorita, Yuji Shirai, Hirokazu Nakajima, Hiroshi Ozaku, Tomonori Tanoue, Hiroshi Okabe, Tsutomu Hara
  • Publication number: 20100230790
    Abstract: A power semiconductor product includes a carrier attached to a leadframe. An insulating layer is formed on the carrier and two or more conductive plates are patterned on the insulating layer. A control IC is attached to one of these conductive plates and a power transistor is attached to the other. Bond wires connect the first conductive plate to a pin on the leadframe. Additional bond wires attach the control IC to pins on the leadframe and form connections between the control IC and the power transistor.
    Type: Application
    Filed: March 12, 2009
    Publication date: September 16, 2010
    Applicant: ADVANCED ANALOGIC TECHNOLOGIES, INC.
    Inventor: Donald Disney
  • Publication number: 20100230791
    Abstract: An LED leadframe package with surface tension function to enable the production of LED package with convex lens shape by using dispensing method is disclosed. The LED leadframe package of the invention is a PPA supported package house for LED packaging with metal base, four identical metal electrodes, and PPA plastic to fix the metal electrodes and the heat dissipation base together, four ring-alike structures with a sharp edge and with a tilted inner surface, and three ring-alike grooves formed between sharp edge ring-alike structures.
    Type: Application
    Filed: April 28, 2010
    Publication date: September 16, 2010
    Applicant: NEPES LED CORPORATION
    Inventors: Nguyen The Tran, Yongzhi He, Frank Shi
  • Publication number: 20100230792
    Abstract: Disclosed are premolded substrates for semiconductor die packages and methods of making such substrates. An exemplary premolded substrate comprises a leadframe having a first surface, a second surface, a central portion disposed between the first and second surfaces, and a plurality of electrically conductive leads disposed about the central portion; a body of electrically insulating material disposed in a portion of the central portion of the leadframe and between the leads of the leadframe; and an aperture disposed in the leadframe's central portion and between the leadframe's first and second surfaces.
    Type: Application
    Filed: March 12, 2009
    Publication date: September 16, 2010
    Inventors: Scott Irving, Yong Liu, Yumin Liu
  • Publication number: 20100230793
    Abstract: A TAB tape (100) packaging structure in which (i) the TAB tape (100) including a plurality of semiconductor chips (103) which are fixed, on a film (101) on which wiring patterns are repeatedly provided and (ii) an embossed tape (200) which is electroconductive and has embossed parts (202) which are sequentially provided on a first surface of and in a longitudinal direction of a film (201) are wound on a reel which is electroconductive is arranged such that the TAB tape (100) and the embossed tape (200) are wound on the reel, while (i) a first surface of the film (101) on which surface the plurality of semiconductor chips (103) are fixed and (ii) the first surface of the film (201) on which surface the embossed parts (202) protrude are overlapping and facing each other, and the embossed tape (200) has a total thickness of not less than (t+0.4) mm and not more than 1.1 mm in a case where each of the plurality of semiconductor chips (103) has a thickness of t (0.2?t?0.
    Type: Application
    Filed: November 7, 2008
    Publication date: September 16, 2010
    Inventors: Satoru Kudose, Kenji Toyosawa
  • Publication number: 20100230794
    Abstract: A method for fabricating semiconductor components includes the steps of: providing a semiconductor substrate having a circuit side, a back side and conductive vias; removing portions of the substrate from the back side to expose terminal portions of the conductive vias; depositing a polymer layer on the back side encapsulating the terminal portions; and then planarizing the polymer layer and ends of the terminal portions to form self aligned conductors embedded in the polymer layer. Additional back side elements, such as terminal contacts and back side redistribution conductors, can also be formed in electrical contact with the conductive vias. A semiconductor component includes the semiconductor substrate, the conductive vias, and the back side conductors embedded in the polymer layer. A stacked semiconductor component includes a plurality of components having aligned conductive vias in electrical communication with one another.
    Type: Application
    Filed: March 12, 2009
    Publication date: September 16, 2010
    Inventors: Jin Li, Tongbi Jiang
  • Publication number: 20100230795
    Abstract: A stacked microelectronic assembly is provided which includes first and second stacked microelectronic elements. Each of the first and second microelectronic elements can include a conductive layer extending along a face of such microelectronic element. At least one of the first and second microelectronic elements can include a recess extending from the rear surface towards the front surface, and a conductive via extending from the recess through the bond pad and electrically connected to the bond pad, with a conductive layer connected to the via and extending along a rear face of the microelectronic element towards an edge of the microelectronic element. A plurality of leads can extend from the conductive layers of the first and second microelectronic elements and a plurality of terminals of the assembly can be electrically connected with the leads.
    Type: Application
    Filed: March 12, 2010
    Publication date: September 16, 2010
    Applicant: TESSERA TECHNOLOGIES HUNGARY KFT.
    Inventors: Moshe Kriman, Osher Avsian, Belgacem Haba, Giles Humpston, Dmitri Burshtyn
  • Publication number: 20100230796
    Abstract: A method for making an integrated circuit package-in-package system includes: forming a first integrated circuit package including a first device and a first substrate and having a first interface; stacking a second integrated circuit package including a second device and a second substrate and having a second interface above the first integrated circuit package; and fitting the first interface directly on the second interface.
    Type: Application
    Filed: April 30, 2010
    Publication date: September 16, 2010
    Inventors: Choong Bin Yim, Hyeog Chan Kwon, Jong-Woo Ha
  • Publication number: 20100230797
    Abstract: A semiconductor device includes: a semiconductor chip mounted on a mounting substrate; a first resin filling a gap between the chip and the substrate; a frame-shaped stiffener surrounding the chip; a first adhesive for bonding the stiffener to the substrate; a lid for covering the stiffener and an area surrounded by the stiffener; and a second resin filling a space between the stiffener and the chip. A thermal expansion coefficient of the second resin is smaller than that of the first resin. The first resin includes an underfill part filling a gap between the chip and the substrate and a fillet part extended from the chip region.
    Type: Application
    Filed: May 21, 2010
    Publication date: September 16, 2010
    Inventor: Hirokazu Honda
  • Publication number: 20100230798
    Abstract: A semiconductor device includes a metal carrier and a spacer element attached to the metal carrier. The semiconductor device includes a first sintered metal layer on the spacer element and a semiconductor chip on the first sintered metal layer.
    Type: Application
    Filed: March 11, 2009
    Publication date: September 16, 2010
    Applicant: Infineon Technologies AG
    Inventors: Ivan Nikitin, Joachim Mahler, Thomas Behrens
  • Publication number: 20100230799
    Abstract: A semiconductor device includes a carrier, a chip attached to the carrier, and an encapsulation body disposed over the chip and the carrier. An exterior surface of the semiconductor device includes an exposed peripheral edge of at least two of the carrier, the chip, and the encapsulation body.
    Type: Application
    Filed: March 13, 2009
    Publication date: September 16, 2010
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: See Beng Keh, Paulus Stefan, Auburger Albert, Wietschorke Helmut
  • Publication number: 20100230800
    Abstract: A power module includes one or more semiconductor power devices having a power overlay (POL) bonded thereto. A first heat sink is bonded to the semiconductor power devices on a side opposite the POL. A second heat sink is bonded to the POL opposite the side of the POL bonded to the semiconductor power devices. The semiconductor power devices, POL, first channel heat sink, and second channel heat sink together form a double side cooled power overlay module. The second channel heat sink is bonded to the POL solely via a compliant thermal interface material without the need for planarizing, brazing or metallurgical bonding.
    Type: Application
    Filed: March 13, 2009
    Publication date: September 16, 2010
    Inventors: Richard Alfred Beaupre, Arun Virupaksha Gowda, Ljubisa Dragol jub Stevanovic, Stephen Adam Solovitz
  • Publication number: 20100230801
    Abstract: A semiconductor device includes: a first semiconductor device including an interconnect substrate having a cavity structure and a semiconductor element mounted on a bottom part of the cavity structure; and a second semiconductor device provided on and connected to the first semiconductor device via connection terminals. A sealing material is provided between the first semiconductor device and the second semiconductor device. A sloped portion is formed, at a corner portion at which the bottom part and a side wall of the cavity structure in the first semiconductor device meets, to be sloped toward a center part of the cavity structure and have a tapered shape which becomes continuously wider in the direction from an upper part to a lower part.
    Type: Application
    Filed: March 10, 2010
    Publication date: September 16, 2010
    Inventor: Takashi YUI
  • Publication number: 20100230802
    Abstract: Embodiments of the present invention are directed to metallic solderability preservation coating on connectors of semiconductor package to prevent oxide. Singulated semiconductor packages can have contaminants, such as oxides, on exposed metal areas of the connectors. Oxidation typically occurs on the exposed metal areas when the semiconductor packages are not stored in appropriate environments. Copper oxides prevent the connectors from soldering well. An anti-tarnish solution of the present invention is used to coat the connectors during sawing, after sawing, or both of a semiconductor array to preserve metallic solderability. The anti-tarnish solution is a metallic solution, which advantageously allows the semiconductor packages to not need be assembled immediately after fabrication.
    Type: Application
    Filed: October 15, 2009
    Publication date: September 16, 2010
    Applicant: UTAC THAI LIMITED
    Inventors: Woraya Benjavasukul, Thipyaporn Somrubpornpinan, Panikan Charapaka
  • Publication number: 20100230803
    Abstract: An embodiment of the invention provides a method for forming an electronic device package, which includes providing a carrier substrate having an upper surface and an opposite lower surface; forming a cavity from the upper surface of the carrier substrate; disposing an electronic device having a conducting electrode in the cavity; forming a filling layer in the cavity, wherein the filling layer surround the electronic device; thinning the carrier substrate from the lower surface to a predetermined thickness; forming at least a through-hole in the electronic device or the in the carrier substrate; and forming a conducting layer over a sidewall of the through-hole, wherein the conducting layer electrically connects to the conducting electrode.
    Type: Application
    Filed: March 11, 2010
    Publication date: September 16, 2010
    Inventors: Wen-Cheng CHIEN, Ching-Yu Ni, Shu-Ming Chang
  • Publication number: 20100230804
    Abstract: A thermal resistor is a metal body having a contact surface to be partially in contact to form a void and is electrically conductive as a whole. The thermal body may be a layered body having a plurality of metal bodies layered so as to be partially in contact with one another to form a void between them, or a metal body having a plurality of convex and concave portions on the surface, or a metal body formed by a plurality of metal plates each having a plurality of creases and layered so that the creases of the adjacent metal plates intersect, or a layered metal body formed by metal plates each having elasticity in the thickness direction and having elasticity in the layered direction as a whole, or metal body having a film formed by a different metal. Also disclosed in a semiconductor device having the thermal resistor inserted between a heating semiconductor element and a case cover and between a heat spreader and the case cover. Also disclosed is an electric device using the device.
    Type: Application
    Filed: May 10, 2007
    Publication date: September 16, 2010
    Applicant: MITSUBISHI ELECTRIC CORPORATION
    Inventor: Koji Kise
  • Publication number: 20100230805
    Abstract: A semiconductor device includes first and second stacked semiconductor dies on a substrate. A lid having a plurality of fins extending downwardly into the cavity is mounted on the substrate to encapsulate the semiconductor dies. At least some of the fins are longer than other ones of said fins. The lid is attached to the substrate, with the longer fins extending downwardly above a region of the substrate not occupied by the first die. The shorter fins extend downwardly above a region of said first die not covered by said second die. A thermal interface material fills the remainder of the cavity and is in thermal communication with both dies, the substrate and the fins. The lid may be molded from metal. The lid may be bonded to the topmost die, using a thermal bonding material that may be liquid metal, or the like.
    Type: Application
    Filed: March 16, 2009
    Publication date: September 16, 2010
    Applicant: ATI Technologies ULC
    Inventor: Gamal Refai-Ahmed
  • Publication number: 20100230806
    Abstract: A semiconductor device is made by forming a plurality of conductive pillars vertically over a temporary carrier. A conformal insulating layer is formed over the conductive pillars. A conformal conductive layer is formed over the conformal insulating layer. A first conductive pillar, conformal insulating layer, and conformal conductive layer constitute a vertically oriented integrated capacitor. A semiconductor die or component is mounted over the carrier. An encapsulant is deposited over the semiconductor die or component and around the conformal conductive layer. A first interconnect structure is formed over a first side of the encapsulant. The first interconnect structure includes an integrated passive device. The first interconnect structure is electrically connected to the semiconductor die or component and vertically oriented integrated capacitor. The carrier is removed. A second interconnect structure is formed over a second side of the encapsulant opposite the first side of the encapsulant.
    Type: Application
    Filed: March 13, 2009
    Publication date: September 16, 2010
    Applicant: STATS ChipPAC, Ltd.
    Inventors: Rui Huang, Heap Hoe Kuan, Yaojian Lin, Seng Guan Chow
  • Publication number: 20100230807
    Abstract: A method of repairing a nonvolatile semiconductor memory device to eliminate defects includes monitoring a memory endurance indicator for a nonvolatile semiconductor memory device contained in a semiconductor package. It is determined whether that the memory endurance indicator exceeds a predefined limit. Finally, in response to determining that the memory endurance indicator exceeds the predefined limit, the device is annealed.
    Type: Application
    Filed: September 4, 2008
    Publication date: September 16, 2010
    Inventors: Gary B. Bronner, Ming Li, Donald R. Mullen, Frederick Ware, Kevin S. Donnelly
  • Publication number: 20100230808
    Abstract: The present invention relates to a semiconductor component that has a substrate and a projecting electrode. The projecting electrode has a substrate face, which faces the substrate and which comprises a first substrate-face section separated from the substrate by a gap. The gap allows a stress-compensating deformation of the projecting electrode relative to the substrate. The substrate face of the projecting electrode further comprises a second substrate-face section, which is in fixed mechanical and electrical connection with the substrate. Due to a smaller footprint of mechanical connection between the projecting electrode and the substrate, the projecting electrode can comply in three dimensions to mechanical stress exerted, without passing the same amount of stress on to the substrate, or to an external substrate in an assembly. This results in an improved lifetime of an assembly, in which the semiconductor component is connected to an external substrate by the projecting electrode.
    Type: Application
    Filed: August 13, 2007
    Publication date: September 16, 2010
    Applicant: NXP, B.V.
    Inventor: Jasper Joerg
  • Publication number: 20100230809
    Abstract: A method of forming a wire loop is provided. The method includes: (1) forming a first fold of wire; (2) bonding the first fold of wire to a first bonding location to form a first bond; (3) extending a length of wire, continuous with the first bond, between (a) the first bond and (b) a second bonding location; and (4) bonding a portion of the wire to the second bonding location to form a second bond.
    Type: Application
    Filed: January 30, 2008
    Publication date: September 16, 2010
    Applicant: KULICKE AND SOFFA INDUSTRIES, INC.
    Inventors: Dodgie Reigh M. Calpito, O Dal Kwon
  • Publication number: 20100230810
    Abstract: There is provide a flip chip semiconductor package comprising: an electrode pad formed a semiconductor substrate; a lower metal bonding layer formed on the electrode pad; an upper metal bonding layer formed on the lower metal bonding layer and having a post shape of a predetermined height; and a conductive bump formed on the upper metal bonding layer, and a solder bump covers at least partially the surface of the upper metal bonding layer. An insulating layer for electrode reconfiguration is formed around the electrode pad on the substrate, and the insulating layer has a predetermined thickness to prevent the penetration of a particles from the solder bump. The semiconductor package may further comprise an oxidation preventing layer between the solder bump and the upper metal bonding layer.
    Type: Application
    Filed: August 31, 2007
    Publication date: September 16, 2010
    Inventors: In-Soo Kang, Byung-Jin Park
  • Publication number: 20100230811
    Abstract: In one embodiment, a semiconductor device includes a semiconductor substrate and a bonding pad disposed thereon. The semiconductor device also includes a passivation layer, a buffer layer, and an insulating layer sequentially stacked on the semiconductor substrate. According to one aspect, a first recess is defined within the passivation layer, the buffer layer, and the insulating layer to expose at least a region of the bonding pad and a second recess is defined within the insulating layer to expose at least a region of the buffer layer and spaced apart from the first recess such that a portion of the insulating layer is interposed therebetween. Further, the semiconductor device includes a conductive solder bump disposed within the first and second recesses. The conductive solder bump may be connected to the bonding pad in the first recess and supported by the buffer layer through a protrusion of the conductive solder bump extending into the second recess.
    Type: Application
    Filed: March 12, 2010
    Publication date: September 16, 2010
    Inventors: Dong-Kil Shin, Shle-Ge Lee, Jong-Joo Lee, Jong-Ho Lee
  • Publication number: 20100230812
    Abstract: A microelectronic assembly is disclosed that includes a semiconductor wafer with contacts, compliant bumps of dielectric material overlying the first surface of the semiconductor wafer, and a dielectric layer overlying the first surface of the semiconductor wafer and edges of the compliant bumps. The compliant bumps have planar top surfaces which are accessible through the dielectric layer. Conductive traces may be electrically connected with contacts and extend therefrom to overlie the planar top surfaces of the compliant bumps. Conductive elements may overlie the planar top surfaces in contact with the conductive traces.
    Type: Application
    Filed: May 21, 2010
    Publication date: September 16, 2010
    Applicant: TESSERA, INC.
    Inventors: Vage Oganesian, Guilian Gao, Belgacem Haba, David Ovrutsky
  • Publication number: 20100230813
    Abstract: The invention includes methods of forming layers conformally over undulating surface topographies associated with semiconductor substrates. The undulating surface topographies can first be exposed to one or more of titanium oxide, neodymium oxide, yttrium oxide, zirconium oxide and vanadium oxide to treat the surfaces, and can be subsequently exposed to a material that forms a layer conformally along the treated surfaces. The material can, for example, comprise one or both of aluminum silane and aluminum silazane. The invention also includes semiconductor constructions having conformal layers formed over liners containing one or more of titanium oxide, yttrium oxide, zirconium oxide and vanadium oxide.
    Type: Application
    Filed: May 25, 2010
    Publication date: September 16, 2010
    Inventor: John Smythe
  • Publication number: 20100230814
    Abstract: An article of manufacture comprising a nanowire and methods of making the same. In one embodiment, the nanowire includes a Ga-doped trace formed on a surface of an indium oxide layer having a thickness in nano-scale, and wherein the Ga-doped trace is formed with a dimension that has a depth is less than a quarter of the thickness of the indium oxide layer. In one embodiment, the indium oxide layer, which is optically transparent and electrically insulating, comprises an In2O3 film, and the thickness of the indium oxide layer is about 40 nm, and the depth of the nanowire is less than 10 nm.
    Type: Application
    Filed: June 22, 2009
    Publication date: September 16, 2010
    Applicant: NORTHWESTERN UNIVERSITY
    Inventors: Tobin J. Marks, Mark C. Hersam, Norma E. S. Cortes
  • Publication number: 20100230815
    Abstract: Semiconductor devices and methods for fabricating the same. An exemplary device includes a substrate, a dielectric layer, a protection layer, and a conformal barrier layer. The dielectric layer overlies the substrate and comprises an opening. The opening comprises a lower portion and a wider upper portion, exposing parts of the substrate. The bottoms of the upper portion act as shoulders of the opening. The protection layer overlies at least one shoulder of the opening. The conformal barrier layer is disposed in the opening and overlies the protection layer and the dielectric layer, wherein etching resistance of the protection layer against inert-gas plasma is higher than that of the barrier layer.
    Type: Application
    Filed: May 24, 2010
    Publication date: September 16, 2010
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Jung-Chih Tsao, Kei-Wei Chen, Yu-Ku Lin
  • Publication number: 20100230816
    Abstract: Semiconductor devices and methods for forming the same in which damages to a low-k dielectric layer therein can be reduced or even prevented are provided. A semiconductor device is provided, comprising a substrate. A dielectric layer with at least one conductive feature therein overlies the substrate. An insulating cap layer overlies the top surface of the low-k dielectric layer adjacent to the conductive feature, wherein the insulating cap layer comprises metal ions.
    Type: Application
    Filed: May 26, 2010
    Publication date: September 16, 2010
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Hung-Wen Su, Shih-Wei Chou, Ming-Hsing Tsai
  • Publication number: 20100230817
    Abstract: Incompatible materials, such as copper and nitrided barrier layers, may be adhered more effectively to one another. In one embodiment, a precursor of copper is deposited on the nitrided barrier. The precursor is then converted, through the application of energy, to copper which could not have been as effectively adhered to the barrier in the first place.
    Type: Application
    Filed: May 27, 2010
    Publication date: September 16, 2010
    Inventors: Juan E. Dominguez, Adrien R. Lavoie, John J. Plombon, Joseph H. Han, Harsono S. Simka
  • Publication number: 20100230818
    Abstract: A structure and method of forming through substrate vias in forming semiconductor components are described. In one embodiment, the invention describes a method of forming a through substrate via by partially filling an opening with a fill material, and forming a first insulating layer over the first fill material thereby forming a gap over the opening. The method further includes forming a second insulating layer to close the gap thereby forming an enclosed cavity within the opening.
    Type: Application
    Filed: May 28, 2010
    Publication date: September 16, 2010
    Inventors: Albert Birner, Uwe Hoeckele, Thomas Kunstmann, Uwe Seidel
  • Publication number: 20100230819
    Abstract: Some embodiments include semiconductor processing methods in which a copper barrier is formed to be laterally offset from a copper component, and in which nickel is formed to extend across both the barrier and the component. The barrier may extend around an entire lateral periphery of the component, and may be spaced from the component by an intervening ring of electrically insulative material. The copper component may be a bond pad or an interconnect between two levels of metal layers. Some embodiments include semiconductor constructions in which nickel extends across a copper component, a copper barrier is laterally offset from the copper component, and an insulative material is between the copper barrier and the copper component.
    Type: Application
    Filed: May 21, 2010
    Publication date: September 16, 2010
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Tianhong Zhang, Akram Ditali
  • Publication number: 20100230820
    Abstract: A method for fabricating a semiconductor device includes the steps of: forming a plurality of lower interconnections at intervals in a first insulating film; removing a portion of the first insulating film located between the lower interconnections, thereby forming an interconnection-to-interconnection gap; forming a second insulating film over the first insulating film in which the lower interconnections and the interconnection-to-interconnection gap are formed such that an air gap is formed out of the interconnection-to-interconnection gap; and forming, in the second insulating film, a connection portion connected to one of the lower interconnections and an upper interconnection connected to the connection portion. The connection portion is formed to be connected to one of the lower interconnections not adjacent to the air gap.
    Type: Application
    Filed: May 24, 2010
    Publication date: September 16, 2010
    Applicant: Panasonic Corporation
    Inventor: Tetsuya UEDA