Patents Issued in December 30, 2010
-
Publication number: 20100327366Abstract: A first adjusting metal, capable of varying the threshold voltage of a first-conductivity-type transistor of a complementary transistor, is added to the first-conductivity-type transistor and a second-conductivity-type transistor at the same time, and a diffusion suppressive element, capable of suppressing diffusion of the first adjusting metal, is added from above a metal gate electrode of the second-conductivity-type transistor.Type: ApplicationFiled: June 21, 2010Publication date: December 30, 2010Applicant: NEC ELECTRONICS CORPORATIONInventors: Kenzo MANABE, Toshihiro IIZUKA, Daisuke IKENO
-
Publication number: 20100327367Abstract: By appropriately designing the geometric configuration of a contact level of a sophisticated semiconductor device, the tensile stress level of contact elements in N-channel transistors may be increased, while the tensile strain component of contact elements caused in the P-channel transistor may be reduced.Type: ApplicationFiled: June 25, 2010Publication date: December 30, 2010Inventors: Ralf Richter, Kai Frohberg, Holger Schuehrer
-
Publication number: 20100327368Abstract: High-k metal gate electrode structures are formed on the basis of a threshold adjusting semiconductor alloy formed in the channel region of one type of transistor, which may be accomplished on the basis of selective epitaxial growth techniques using an oxide hard mask growth mask. The hard mask may be provided with superior thickness uniformity on the basis of a wet oxidation process. Consequently, this may allow re-working substrates prior to the selective epitaxial growth process, for instance in view of queue time violations, while also providing superior transistor characteristics in the transistors that do not require the threshold adjusting semiconductor alloy.Type: ApplicationFiled: June 28, 2010Publication date: December 30, 2010Inventors: Stephan KRONHOLZ, Carsten REICHEL, Falk GRAETSCHE, Boris BAYHA
-
Publication number: 20100327369Abstract: Some embodiments include methods of recessing multiple materials to a common depth utilizing etchant comprising C4F6 and C4F3. The recessed materials may be within isolation regions, and the recessing may be utilized to form trenches for receiving gatelines. Some embodiments include structures having an island of semiconductor material laterally surrounded by electrically insulative material. Two gatelines extend across the insulative material and across the island of semiconductor material. One of the gatelines is recessed deeper into the electrically insulative material than the other.Type: ApplicationFiled: September 3, 2010Publication date: December 30, 2010Applicant: MICRON TECHNOLOGY, INC.Inventors: Larson Lindholm, Aaron R. Wilson, David K. Hwang
-
Publication number: 20100327370Abstract: The present invention discloses a method comprising: forming a sacrificial polysilicon gate (of a transistor) and a polysilicon resistor; and replacing said sacrificial polysilicon gate (of said transistor) with a metal gate while covering said polysilicon resistor.Type: ApplicationFiled: June 26, 2009Publication date: December 30, 2010Inventors: Chia-Hong Jan, Jeng-Ya Yeh
-
Publication number: 20100327371Abstract: A nonvolatile memory including a plurality of memory transistors in series, wherein source/drain and channel regions therebetween are of a first type and a select transistor, at each end of the plurality of memory transistors in series, wherein channels regions of each of the select transistors is of the first type. The first type may be n-type or p-type. The nonvolatile memory may further include a first dummy select transistor at one end of the plurality of memory transistors in series between one of the select transistors and the plurality of memory transistors in series and a second dummy select transistor at the other end of the plurality of memory transistors in series between the other select transistor and the plurality of memory transistors in series.Type: ApplicationFiled: August 26, 2010Publication date: December 30, 2010Inventors: Chang-Hyun Lee, Jung-dal Choi
-
Publication number: 20100327372Abstract: A semiconductor substrate according to one embodiment includes: a first transistor having a first gate insulating film formed on a semiconductor substrate, a first gate electrode formed on the first gate insulating film and a first sidewall formed on a side face of the first gate electrode, the first gate insulating film comprising a high-dielectric constant material as a base material, a part of the first sidewall contacting with the first gate insulating film and containing Si and N; and a second transistor having a second gate insulating film formed on the semiconductor substrate, a second gate electrode formed on the second gate insulating film and a second sidewall formed on a side face of the second gate electrode so as to contact with the second gate insulating film, the second gate insulating film comprising a high-dielectric constant material as a base material, a part of the second sidewall contacting with the second gate insulating film and containing Si and N, wherein at least one of an abundanceType: ApplicationFiled: March 15, 2010Publication date: December 30, 2010Applicant: KABUSHIKI KAISHA TOSHIBAInventor: Masakazu Goto
-
Publication number: 20100327373Abstract: Sophisticated gate electrode structures for N-channel transistors and P-channel transistors are patterned on the basis of substantially the same configuration while, nevertheless, the work function adjustment may be accomplished in an early manufacturing stage. For this purpose, diffusion layer and cap layer materials are removed after incorporating the desired work function metal species into the high-k dielectric material and subsequently a common gate layer stack is deposited and subsequently patterned.Type: ApplicationFiled: May 26, 2010Publication date: December 30, 2010Inventors: Richard Carter, Falk Graetsch, Martin Trentzsch, Sven Beyer, Berthold Reimer, Robert Binder, Boris Bayha
-
Publication number: 20100327374Abstract: An integrated circuit is disclosed having symmetric and asymmetric MOS transistors of the same polarity, oriented perpendicularly to each other, formed by concurrent halo ion, LDD ion and/or S/D ion implant processes using angled, rotated sub-implants which vary the tilt angle, dose and/or energy between rotations. Implanted halo, LDD and/or S/D source and drain regions formed by angled subimplants may have different extents of overlap with, or lateral separation from, gates of the two types of transistors, producing transistors with two different sets of electrical properties. A process for concurrently fabricating the two types of transistors is also disclosed. Specific embodiments of processes for concurrently forming symmetric and asymmetric transistors are disclosed.Type: ApplicationFiled: June 26, 2009Publication date: December 30, 2010Inventors: Kamel Benaissa, Greg C. Baldwin, Shaofeng Yu, Shashank S. Ekbote
-
Publication number: 20100327375Abstract: A method of forming a semiconductor device is provided that includes forming a gate structure atop a substrate and implanting dopants into the substrate to a depth of 10 nm or less from an upper surface of the substrate. In a following step, an anneal is performed with a peak temperature ranging from 1200° C. to 1400° C., and a hold time period ranging from 1 millisecond to 5 milliseconds.Type: ApplicationFiled: June 25, 2009Publication date: December 30, 2010Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Kam-Leung Lee, Paul A. Ronsheim
-
Publication number: 20100327376Abstract: A method forms a metal high dielectric constant (MHK) transistor and includes: providing a MHK stack disposed on a substrate, the MHK stack including a first layer of high dielectric constant material, a second overlying layer, and a third overlying layer; selectively removing only the second and third layers, without removing the first layer, to form an upstanding portion of a MHK gate structure; forming a first sidewall layer on sidewalls of the upstanding portion of the MHK gate structure; forming a second sidewall layer on sidewalls of the first sidewall layer; removing a portion of the first layer to form exposed surfaces; forming an offset spacer layer over the second sidewall layer and over the first layer, and forming in the substrate extensions that underlie the first and second sidewall layers and that extend under a portion but not all of the upstanding portion of the MHK gate structure.Type: ApplicationFiled: September 13, 2010Publication date: December 30, 2010Applicant: International Business Machines CorporationInventors: Leland Chang, Jeffrey W. Sleight, Isaac Lauer, Renee T. Mo
-
Publication number: 20100327377Abstract: An interlayer is used to reduce Fermi-level pinning phenomena in a semiconductive device with a semiconductive substrate. The interlayer may be a rare-earth oxide. The interlayer may be an ionic semiconductor. A metallic barrier film may be disposed between the interlayer and a metallic coupling. The interlayer may be a thermal-process combination of the metallic barrier film and the semiconductive substrate. A process of forming the interlayer may include grading the interlayer. A computing system includes the interlayer.Type: ApplicationFiled: June 26, 2009Publication date: December 30, 2010Inventors: Gilbert Dewey, Niloy Mukherjee, Matthew Metz, Jack T. Kavalieros, Nancy M. Zelick, Robert S. Chau
-
Publication number: 20100327378Abstract: A semiconductor structure and a method of forming the same are provided. The semiconductor structure includes a substrate, a resistor and a metal gate structure. The substrate has a first area and a second area. The resistor is disposed in the first area, wherein the resistor does not include any metal layer. The metal gate structure is disposed in the second area.Type: ApplicationFiled: June 26, 2009Publication date: December 30, 2010Applicant: United Microelectronics Corp.Inventors: KUN-SZU TSENG, Che-Hua Hsu, Cheng-Wen Fan, Chih-Yu Tseng, Victor Chiang Liang
-
Publication number: 20100327379Abstract: A capped integrated device includes a semiconductor chip, incorporating an integrated device and a protective cap, bonded to the semiconductor chip for protection of the integrated device by means of a bonding layer made of a bonding material. The bonding material forms anchorage elements within recesses, formed in at least one between the semiconductor chip and the protective cap.Type: ApplicationFiled: June 28, 2010Publication date: December 30, 2010Applicant: STMICROELECTRONICS S.R.L.Inventors: Alessandro Freguglia, Luigi Esposito
-
Publication number: 20100327380Abstract: In a method of manufacturing a capacitive electromechanical transducer, a first electrode (8) is formed on a substrate (4), an insulating layer (9) which has an opening (6) leading to the first electrode is formed on the first electrode (8), and a sacrificial layer is formed on the insulating layer. A membrane (3) having a second electrode (1) is formed on the sacrificial layer, and an aperture is provided as an etchant inlet in the membrane. The sacrificial layer is etched to form a cavity (10), and then the aperture serving as an etchant inlet is sealed. The etching is executed by electrolytic etching in which a current is caused to flow between the first electrode (8) and an externally placed counter electrode through the opening (6) and the aperture of the membrane.Type: ApplicationFiled: April 28, 2009Publication date: December 30, 2010Applicant: CANON KABUSHIKI KAISHAInventor: Chienliu Chang
-
Publication number: 20100327381Abstract: Sidewall photodetectors for integrated photonic devices and their method of manufacture. An embodiment includes a p-i-n film stack formed on a sidewall of a substrate semiconductor feature having sufficiently large area to accommodate the spot size of a multi-mode fiber. An embodiment includes a first sidewall photodetector coupled to a second sidewall photodetector by a waveguide, the first sidewall photodetector having an i-layer tuned to absorb a first wavelength of light incident to the first sidewall and pass a second wavelength of light to the second sidewall photodetector having an i-layer tuned to absorb the second wavelength.Type: ApplicationFiled: June 30, 2009Publication date: December 30, 2010Inventors: Michael T. Morse, Mario J. Paniccia, Olufemi I. Dosunmu
-
Publication number: 20100327382Abstract: The monolithic application of a high speed TWPDA with impedance matching. Use of the high speed monolithic TWPDA will allow for more efficient transfer of optical signals within analog circuits and over distances.Type: ApplicationFiled: June 24, 2010Publication date: December 30, 2010Applicant: UNIVERSITY OF VIRGINIA PATENT FOUNDATIONInventors: Joe C. Campbell, Andreas Beling, Huapu Pan
-
Publication number: 20100327383Abstract: According to one embodiment, a semiconductor device includes the following structure. The first insulating film is formed on a first major surface of a semiconductor substrate. The electrode pad is formed in the first insulating film. The electrode pad includes a conductive film. At least a part of the conductive film includes a free region in which the conductive film is not present. The external connection terminal is formed on a second major surface facing the first major surface. The through-electrode is formed in a through-hole formed from the second major surface side of the semiconductor substrate and reaching the electrode pad. The first insulating film is present in the free region, and a step, on a through-electrode side, between the first insulating film being present in the free region and the electrode pad is not greater than a thickness of the electrode pad.Type: ApplicationFiled: June 24, 2010Publication date: December 30, 2010Inventors: Yuko HAYASAKI, Kenichiro HAGIWARA
-
Publication number: 20100327384Abstract: Stacked filters are primary color filters and complementary color filters. Thus it is possible to suppress an increase in spectral characteristics and improve the color reproducibility of the primary color filters.Type: ApplicationFiled: September 2, 2010Publication date: December 30, 2010Applicant: PANASONIC CORPORATIONInventor: Naoki Tomoda
-
Publication number: 20100327385Abstract: The Si waveguide 305 includes a first conductivity-type Si layer 301 and an intrinsic Si layer 302, and a second conductivity-type light-absorption layer 303 is partially formed on an area thereof. During operation, a reverse bias is applied between the first conductivity-type Si layer 301 and the light-absorption layer 303. Since the light-absorption layer 303 has a conductivity type, it is not depleted when a voltage is applied, but the intrinsic Si layer 302 forming the Si waveguide 305 is depleted. Therefore, it is possible to reduce a CR time constant. Furthermore, since the intrinsic Si layer 302 can be formed on the first conductivity-type Si layer 301 in a continuous manner, it is possible to reduce lattice defects. As a result, it is possible to suppress the dark current generated in the light-receiving element.Type: ApplicationFiled: March 5, 2009Publication date: December 30, 2010Inventors: Kazuhiro Shiba, Junichi Fujikata
-
Publication number: 20100327386Abstract: A photodiode array includes a substrate of a common read-out control circuit; and a plurality of photodiodes arrayed on the substrate and each including an absorption layer, and a pair of a first conductive-side electrode and a second conductive-side electrode. In this photodiode array, each of the photodiodes is isolated from adjacent photodiodes, the first conductive-side electrodes are provided on first conductivity-type regions and electrically connected in common across all the photodiodes, and the second conductive-side electrodes are provided on second conductivity-type regions and individually electrically connected to read-out electrodes of the read-out control circuit.Type: ApplicationFiled: June 30, 2009Publication date: December 30, 2010Applicant: Sumitomo Electric Industries, Ltd.Inventors: Youichi Nagai, Yasuhiro Iguchi
-
Publication number: 20100327387Abstract: A photodiode may include a first region comprising substantially intrinsic semiconductor material, the region having a first side and a second side opposite to the first side. The photodiode may also include a second region comprising highly-doped p-type semiconductor material formed proximate to the first side of the first region. The photodiode may additionally include a third region comprising highly-doped n-type semiconductor material formed proximate to the second side of the first region. The photodiode may further include a fourth region comprising one of: (i) highly-doped p-type semiconductor formed between the first region and the third region, or (ii) highly-doped n-type semiconductor formed between the first region and the second region.Type: ApplicationFiled: June 26, 2009Publication date: December 30, 2010Inventors: Ichiro Kasai, Justin G. A. Wehner
-
Publication number: 20100327388Abstract: A back-illuminated image sensor includes a sensor layer of a first conductivity type having a frontside and a backside opposite the frontside. One or more frontside regions of a second conductivity type are formed in at least a portion of the frontside of the sensor layer. A backside region of the second conductivity type is formed in the backside of the sensor layer. A plurality of frontside photodetectors of the first conductivity type is disposed in the sensor layer. A distinct plurality of backside photodetectors of the first conductivity type separate from the plurality of frontside photodetectors are formed in the sensor layer contiguous to portions of the region of the second conductivity type. A voltage terminal is disposed on the frontside of the sensor layer. One or more connecting regions of the second conductivity type are disposed in respective portions of the sensor layer between the voltage terminal and the backside region for electrically connecting the voltage terminal to the backside region.Type: ApplicationFiled: June 26, 2009Publication date: December 30, 2010Inventors: John P. McCarten, Cristian A. Tivarus, Joseph R. Summa
-
Publication number: 20100327389Abstract: A back-illuminated image sensor includes a sensor layer of a first conductivity type having a frontside and a backside opposite the frontside. One or more frontside regions of the first conductivity type are formed in at least a portion of the frontside of the sensor layer. A backside region of the first conductivity type is formed in the backside of the sensor layer. A plurality of frontside photodetectors of a second conductivity type is disposed in the sensor layer adjacent to the frontside of the sensor layer. A distinct plurality of backside photodetectors of the second conductivity type separate from the plurality of frontside photodetectors are formed in the sensor layer contiguous to the backside region. One or more or more channel regions of the second conductivity type are disposed in respective portions of the sensor layer between the frontside photodetector and the backside photodetector in each photodetector pair.Type: ApplicationFiled: June 26, 2009Publication date: December 30, 2010Inventors: John P. McCarten, Cristian A. Tivarus, Joseph R. Summa
-
Publication number: 20100327390Abstract: Back-illuminated image sensors include one or more contact implant regions disposed adjacent to a backside of a sensor layer. An electrically conductive material, including, but not limited to, a conductive lightshield, is disposed over the backside of the sensor layer. A backside well is formed in the sensor layer adjacent to the backside, and an insulating layer is disposed over the surface of the backside. Contacts formed in the insulating layer electrically connect the electrically conducting material to respective contact implant regions. At least a portion of the contact implant regions are arranged in a shape that corresponds to one or more pixel edges.Type: ApplicationFiled: June 26, 2009Publication date: December 30, 2010Inventors: John P. McCarten, Cristian A. Tivarus, Joseph R. Summa
-
Publication number: 20100327391Abstract: A back-illuminated image sensor includes a sensor layer of a first conductivity type having a frontside and a backside opposite the frontside. One or more regions of a second conductivity type are formed in at least a portion of the sensor layer adjacent to the frontside. The one or more regions are connected to a voltage terminal for biasing these regions to a predetermined voltage. A backside well of the second conductivity type is formed in the sensor layer adjacent to the backside. The backside well is electrically connected to another voltage terminal for biasing the backside well at a second predetermined voltage that is different from the first predetermined voltage.Type: ApplicationFiled: June 26, 2009Publication date: December 30, 2010Inventors: John P. McCarten, Cristian A. Tivarus, Joseph R. Summa
-
Publication number: 20100327392Abstract: A back-illuminated image sensor includes a sensor layer of a first conductivity type having a frontside and a backside opposite the frontside. An insulating layer is disposed over the backside. A circuit layer is formed adjacent to the frontside such that the sensor layer is positioned between the circuit layer and the insulating layer. One or more frontside regions of a second conductivity type are formed in at least a portion of the frontside of the sensor layer. A backside region of the second conductivity type is formed in the backside of the sensor layer. A plurality of frontside photodetectors of the first conductivity type is disposed in the sensor layer. A distinct plurality of backside photodetectors of the first conductivity type separate from the plurality of frontside photodetectors is formed in the sensor layer contiguous to portions of the backside region of the second conductivity type.Type: ApplicationFiled: June 26, 2009Publication date: December 30, 2010Inventors: John P. McCarten, Cristian A. Tivarus, Joseph R. Summa
-
Publication number: 20100327393Abstract: A semiconductor device includes a semiconductor layer (2) and a dielectric stack (3) on the semiconductor layer. A plurality of etchant openings (24-1,2 . . . ) are formed through the dielectric stack (3) for passage of etchant for etching a plurality of overlapping sub-cavities (4-1,2 . . . ), respectively. The etchant is introduced through the etchant openings to etch a composite cavity (4) in the semiconductor layer by simultaneously etching the plurality of overlapping sub-cavities into the semiconductor layer.Type: ApplicationFiled: June 24, 2009Publication date: December 30, 2010Inventors: Walter B. Meinel, Kalin V. Lazarov, Brian E. Goodlin
-
Publication number: 20100327394Abstract: A rectenna capable of power conversion from electromagnetic (EM) waves of high frequencies is provided. In one embodiment, a rectenna element generates currents from two sources—based upon the power of the incident EM wave and from an n-type semiconductor, or another electron source attached to a maximum voltage point of an antenna element. The combined current from both sources increases the power output of the antenna, thereby increasing the detection sensitivity of the antenna of a low power signal. Full wave rectification is achieved using a novel diode connected to a gap in the antenna element of an rectenna element. The diode is conductive at a zero bias voltage, and rectifies the antenna signal generated by the desired EM wave received by antenna. Further, the diode may provide a fixed output voltage regardless of the input signal level. The rectenna element of the present invention may be used as a building block to create large rectenna arrays.Type: ApplicationFiled: June 25, 2010Publication date: December 30, 2010Inventors: Guy Silver, Juinerong Wu
-
Publication number: 20100327395Abstract: A Direct Silicon Bonded substrate can include a first substrate and a second substrate in which the second substrate can be rotated to an azimuthal twist angle of 45 degrees in comparison to the first substrate. Disclosed are a semiconductor device and a method for making a semiconductor device that includes a DSB substrate with an adjusted thickness based upon the threshold voltage (Vt). In other words, a thicker substrate or layer can correspond to a high threshold voltage (HVt) and a thinner substrate or layer can correspond to a low threshold voltage (LVt) in order to improve mobility in LVt devices.Type: ApplicationFiled: June 29, 2009Publication date: December 30, 2010Applicant: TOSHIBA AMERICA ELECTRONIC COMPONENTS, INC.Inventors: Masafumi Hamaguchi, Ryoji Hasumi
-
Publication number: 20100327396Abstract: A pattern structure for a semiconductor device includes a plurality of first patterns, each of the first patterns extending in a first direction in the shape of a line, neighboring first patterns being spaced apart from each other by a gap distance, the plurality of first patterns including a plurality of trenches in parallel with the line shapes, respective trenches being between neighboring first patterns, the plurality of trenches including long trenches and short trenches alternately arranged in a second direction substantially perpendicular to the first direction, and at least a second pattern, the second pattern being coplanar with the first pattern, end portions of the first patterns being connected to the second pattern.Type: ApplicationFiled: June 28, 2010Publication date: December 30, 2010Inventors: Yoon Moon Park, Jae Hwang Sim, Keon Soo Kim
-
Publication number: 20100327397Abstract: This method for manufacturing a SIMOX wafer includes: forming a mask layer on one surface side of a silicon single crystal wafer, which has an opening on a region where a BOX layer is to be formed; implanting oxygen ions through the opening of the mask layer into the silicon single crystal wafer to a predetermined depth, and locally forming an oxygen implantation region; annealing the silicon single crystal wafer with the mask layer, and oxidizing the oxygen implantation region so as to form the BOX layer; and removing a coated oxide film that covers the whole silicon single crystal wafer which is formed in the annealing of the silicon single crystal wafer, wherein the mask layer has a lamination comprising an oxide film and either one or both of a polysilicon film and an amorphous silicon film.Type: ApplicationFiled: June 24, 2010Publication date: December 30, 2010Applicant: SUMCO CORPORATIONInventor: Tetsuya NAKAI
-
Publication number: 20100327398Abstract: A design structure is embodied in a machine readable medium for designing, manufacturing, or testing a design. The design structure includes a high resistivity substrate and a buried inductor formed directly in the high resistivity substrate and devoid of an insulating layer therebetween.Type: ApplicationFiled: September 3, 2010Publication date: December 30, 2010Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Max G. LEVY, Steven H. VOLDMAN
-
Publication number: 20100327399Abstract: An electrically programmable fuse that includes an anode contact region and a cathode contact region are formed of a polysilicon layer having a silicide layer formed thereon, and a fuse link conductively connecting the cathode contact region with the anode contact region, which is programmable by applying a programming current, and a plurality of anisometric contacts formed on the silicide layer of the cathode contact region or on both the silicide layer of the cathode contact region and the anode contact region in a predetermined configuration, respectively.Type: ApplicationFiled: June 29, 2009Publication date: December 30, 2010Applicant: International Business Machines CorporationInventors: CHANDRASEKHARAN KOTHANDARAMAN, DAN MOY, NORMAN W. ROBSON, JOHN M. SAFRAN
-
Publication number: 20100327400Abstract: A semiconductor device includes a fuse box including a plurality of fuses and a plurality of common nodes, wherein paired fuses among the plurality of fuses are aligned in a first direction and the plurality of common nodes between fuses of each of the pairs at a different height is aligned in a second direction perpendicular to the first direction.Type: ApplicationFiled: December 28, 2009Publication date: December 30, 2010Applicant: Hynix Semiconductor Inc.Inventors: Ki Soo Choi, Keon Yoo, Mi Hyeon Jo
-
Publication number: 20100327401Abstract: The present invention relates to a fuse for a semiconductor device, and discloses the technique capable of preventing fuse damage, which might occur during a fuse blowing step, with reducing area of the fuse occupying the semiconductor device. The present invention includes a common source region, wherein a plurality of fuses are radially arranged about the common source region, and a fuse box wall is formed outside the fuses.Type: ApplicationFiled: December 28, 2009Publication date: December 30, 2010Applicant: HYNIX SEMICONDUCTOR INC.Inventor: SANG HEON KIM
-
Publication number: 20100327402Abstract: The present invention provides a technology capable of improving an operation reliability of a semiconductor device. Particularly, a fuse material which constitutes the copper can be prevented from migrating being locked in the recesses or the grooves after a blowing process. A semiconductor device includes an insulating layer including a concave-convex-shaped upper part; and a fuse formed on the insulating layer.Type: ApplicationFiled: December 30, 2009Publication date: December 30, 2010Applicant: Hynix Semiconductor Inc.Inventor: Hyung Kyu KIM
-
Publication number: 20100327403Abstract: One exemplary embodiment includes a semiconductor chip that has a rectangle principal surface including a first and a second side that oppose each other. A first and a second semiconductor element, and a first and a second wire are formed on the principal surface. The first wire is formed from the first side to reach the second side, and coupled to the first semiconductor element. The second wire is formed to contact at least the first wire, and coupled to the second semiconductor element. Further, an edge part of the first wire on the second side and an edge part of the second wire on the first side are placed to substantially position on a common straight line which is vertical to the first and the second sides.Type: ApplicationFiled: May 19, 2010Publication date: December 30, 2010Applicant: NEC Electronics CorporationInventor: Masafumi Yamaji
-
Publication number: 20100327404Abstract: An IC device (100) includes an IC body (106) having a base layer (108) and first and second upper layers (114, 116) on the base layer. The IC body includes a cavity region (104) extending through said base and first upper layers and at least a portion of said second upper layer. In the IC device, a portion of said second upper layer in the cavity region comprises a planar inductive element (102) having first and second contacting ends (140, 142). In the IC device, at least one support member (128, 130, 132) extends at least partially into said cavity region from said IC body in at least a first direction parallel to said base layer and intersects at least a portion of said planar inductive element.Type: ApplicationFiled: June 24, 2009Publication date: December 30, 2010Applicant: Harris CorporationInventors: David M. Smith, Jeffrey A. Schlang
-
Publication number: 20100327405Abstract: A structure includes a solder element for electrically coupling a substrate of an integrated circuit (IC) chip package and a printed circuit board (PCB); and a first electrical property altering, substantially planar member positioned between the solder element and at least one of a landing pad of the substrate and a landing pad of the PCB. In another embodiment, the electrical property altering, planar member can be applied to the solder element(s) between the IC chip and the package substrate.Type: ApplicationFiled: June 25, 2009Publication date: December 30, 2010Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: J. Richard Behun, David B. Stone
-
Publication number: 20100327406Abstract: A semiconductor device has a trench formed in a substrate. The trench has tapered sidewalls and depth of 10-120 micrometers. A first insulating layer is conformally applied over the substrate and into the trench. An insulating material, such as polymer, is deposited over the first insulating layer in the trench. A first conductive layer is formed over the insulating material. A second insulating layer is formed over the first insulating layer and first conductive layer. A second conductive layer is formed over the second insulating layer and electrically contacts the first conductive layer. The first and second conductive layers are isolated from the substrate by the insulating material in the trench. A third insulating layer is formed over the second insulating layer and second conductive layer. The first and second conductive layers are coiled over the substrate to exhibit inductive properties.Type: ApplicationFiled: June 26, 2009Publication date: December 30, 2010Applicant: STATS CHIPPAC, LTD.Inventors: Meenakshi Padmanathan, Seung Uk Yoon, YongTaek Lee
-
Publication number: 20100327407Abstract: A method for manufacturing an interconnection wiring structure of a semiconductor device includes forming an isolation region, which arranges active regions in a diagonal direction, in a semiconductor substrate; forming first damascene trenches, which open upper portions of a bit line contacts, by selectively etching a second interlayer insulation layer; forming bit lines which fill the first damascene trenches; forming second damascene trenches, which expose portions of the active region, by selectively etching the portion of a second interlayer insulation layer between the bit lines and the portion of the first interlayer insulation layer thereunder; attaching trench spacer on side walls of the second damascene trench; forming storage node contact lines which fill the second damascene trenches.Type: ApplicationFiled: November 9, 2009Publication date: December 30, 2010Applicant: HYNIX SEMICONDUCTOR INC.Inventor: Chun Soo Kang
-
Publication number: 20100327408Abstract: A carbon/epoxy composition includes a bisphenol-based epoxy, an amine-based curing agent, an imidazole-based curing catalyst, and carbon black. A carbon-epoxy dielectric layer is fabricated using a reaction product of the carbon/epoxy composition.Type: ApplicationFiled: February 23, 2010Publication date: December 30, 2010Applicant: SAMSUNG ELECTRONICS CO., LTDInventors: Eun-Sung LEE, Jin-Young BAE, Yoo-Seong YANG, Sang-Soo JEE
-
Publication number: 20100327409Abstract: A capacitive element formed within a semiconductor device comprises an upper electrode, a capacitive insulating film containing an oxide and/or silicate of a transition metal element, and a lower electrode having a polycrystalline conductive film composed of a material having higher oxidation resistance than the transition metal element and an amorphous or microcrystalline conductive film formed below the polycrystalline conductive film.Type: ApplicationFiled: January 22, 2009Publication date: December 30, 2010Inventors: Ippei Kume, Naoya Inoue, Yoshihiro Hayashi
-
Publication number: 20100327410Abstract: A semiconductor device having a high aspect cylindrical capacitor and a method for fabricating the same is presented. The high aspect cylindrical type capacitor is a stable structure which is not prone to causing bunker defects and losses in a guard ring. The semiconductor device includes the cylindrical type capacitor structure, a storage node oxide, a guard ring hole, a conductive layer, and a capping oxide. The cylindrical type capacitor structure in a cell region includes a cylindrical type lower electrode, a dielectric and an upper electrode. The storage node oxide is in a peripheral region over the semiconductor substrate. The conductive layer coating the guard ring hole. The guard ring hole at a boundary of the peripheral region that adjoins the cell region over the semiconductor substrate. The capping oxide partially fills in a part of the conductive layer. The gapfill film filling in the rest of the conductive layer.Type: ApplicationFiled: December 30, 2009Publication date: December 30, 2010Applicant: HYNIX SEMICONDUCTOR INC.Inventors: Cheol Hwan PARK, Ho Jin CHO, Dong Kyun LEE
-
Publication number: 20100327411Abstract: According to one embodiment, a semiconductor device includes a semiconductor substrate, a semiconductor region, a first and second electrodes. The semiconductor region is provided on the semiconductor substrate via an insulating film. The semiconductor region includes a protection diode. An overvoltage causes breakdown of the protection diode. A PN junction of the protection diode is exposed at an end face of the semiconductor region. A first and second electrodes are provided distally to the exposed end face of the PN junction. The first and second electrodes are connected to the semiconductor region to provide a current to the protection diode.Type: ApplicationFiled: June 15, 2010Publication date: December 30, 2010Applicant: Kabushiki Kaisha ToshibaInventor: Tetsuro Nozu
-
Publication number: 20100327412Abstract: Small feature patterning is accomplished using a multilayer hard mask (HM). Embodiments include sequentially forming a first HM layer and a multilayer HM layer over a substrate, the multilayer HM layer comprising sublayers, etching the multilayer HM layer to form a first opening having an upper first opening with sides converging to a lower second opening and a second opening with substantially parallel sides and an opening substantially corresponding to the lower second opening of the first opening, etching through the second opening to form a corresponding opening in the first HM layer, and etching the substrate through the corresponding opening in the first HM layer.Type: ApplicationFiled: June 29, 2009Publication date: December 30, 2010Applicant: GLOBALFOUNDRIES Inc.Inventors: Doug H. Lee, Erik P. Geiss
-
Publication number: 20100327413Abstract: A method for opening a carbon-based hardmask layer formed on an etch layer over a substrate is provided. The hardmask layer is disposed below a patterned mask. The substrate is placed in a plasma processing chamber. The hardmask layer is opened by flowing a hardmask opening gas including a COS component into the plasma chamber, forming a plasma from the hardmask opening gas, and stopping the flow of the hardmask opening gas. The hardmask layer may be made of amorphous carbon, or made of spun-on carbon, and the hardmask opening gas may further include O2.Type: ApplicationFiled: May 2, 2008Publication date: December 30, 2010Applicant: LAM RESEARCH CORPORATIONInventors: Jong Pil Lee, Seiji Kawaguchi, Camelia Rusu, Zhisong Huang, Mukund Srinivasan, Eric Hudson, Aaron Eppler
-
Publication number: 20100327414Abstract: Semiconductor wafers are produced by a process of: a) providing a semiconductor wafer by cutting a silicon ingot into wafers; b) rounding the edge of the wafer, so that the wafer comprises plane surfaces on the frontside and backside and rounded oblique surfaces in the edge region; c) polishing the frontside and backside of the wafer, the frontside being polished by chemical-mechanical polishing using a polishing pad which is free of abrasive fixed in the polishing pad; backside polishing being carried out in three steps, using a polishing pad containing fixed abrasive which is pressed onto the backside of the wafer, a polishing agent free of solids introduced between the polishing pad and the backside of the wafer in the first step, a polishing agent containing abrasive being introduced in the second and third steps, a polishing pressure of 8-15 psi in the first and second steps being reduced to 0.5-5 psi in the third step.Type: ApplicationFiled: May 12, 2010Publication date: December 30, 2010Applicant: SILTRONIC AGInventor: Juergen Schwandner
-
Publication number: 20100327415Abstract: Provided is a method for manufacturing a silicon epitaxial wafer by growing an epitaxial layer by placing a silicon substrate on a susceptor. The method includes at least a step of forming a silicon oxide film entirely on the rear surface of the silicon substrate; a step of removing the silicon oxide film formed at least on an edge section of the silicon substrate; and a step of placing the silicon substrate on the susceptor with the silicon oxide film in between. An epitaxial layer is grown on the silicon substrate, while holding the silicon substrate by the susceptor with the silicon oxide film in between. Thus, the silicon epitaxial wafer by which generation of particles can be reduced in a device manufacturing process and a method for manufacturing such silicon epitaxial wafer are provided.Type: ApplicationFiled: February 27, 2009Publication date: December 30, 2010Applicant: SHIN-ETSU HANDOTAI CO., LTD.Inventor: Takeshi Arai