Patents Issued in December 30, 2010
  • Publication number: 20100327416
    Abstract: It is an object to provide a laser beam machining method which can easily cut a machining target. The laser beam machining method irradiates laser light while positioning a focus point at the inside of a machining target to thereby form a treated area based on multiphoton absorption along a planned cutting line of the machining target inside the machining target and also form a minute cavity at a predetermined position corresponding to the treated area in the machining target.
    Type: Application
    Filed: September 2, 2010
    Publication date: December 30, 2010
    Applicant: HAMAMATSU PHOTONICS K.K.
    Inventor: Kenshi Fukumitsu
  • Publication number: 20100327417
    Abstract: An electronic device includes a packaged integrated circuit having an integrated circuit die having an active surface, and a molding compound overlaying the active surface of the integrated circuit die. In a particular embodiment, the packaged integrated circuit includes at least approximately five weight percent (5 wt %) zinc relative to the molding compound. In another embodiment, the packaged integrated circuit includes approximately 0.3 ?mol/cm2 of zinc in an area parallel to the active surface of the integrated circuit die.
    Type: Application
    Filed: June 2, 2010
    Publication date: December 30, 2010
    Applicant: SPANSION LLC
    Inventors: Adam D. Fogle, David S. Lehtonen, Richard Clark Blish, II
  • Publication number: 20100327418
    Abstract: An integrated circuit package system includes a substrate having an integrated circuit die thereon; a heat slug having a tie bar, the tie bar having characteristics of singulation from an adjacent heat slug; and an encapsulant molded on the substrate, the heat slug, and the integrated circuit die includes the encapsulant which fills all of the space between the integrated circuit die and the heat slug.
    Type: Application
    Filed: September 13, 2010
    Publication date: December 30, 2010
    Inventors: Kyungsic Yu, Tae Keun Lee, Youngnam Choi
  • Publication number: 20100327419
    Abstract: A stacked-chip apparatus includes a package substrate and an interposer with a chip stack disposed with a standoff that matches the interposer. A package-on-package stacked-chip apparatus includes a top package disposed on the interposer.
    Type: Application
    Filed: June 26, 2009
    Publication date: December 30, 2010
    Inventors: Sriram Muthukumar, Charles A. Gealer
  • Publication number: 20100327420
    Abstract: A semiconductor device comprising: a lower semiconductor package that comprises a first set of one or more semiconductor dies, an upper semiconductor package that is stacked on the lower semiconductor package, the upper semiconductor package comprises a second set of one or more semiconductor dies, and a first interconnect pad that is embedded in a top side of the lower semiconductor package to couple the upper semiconductor package to the lower semiconductor package.
    Type: Application
    Filed: June 30, 2009
    Publication date: December 30, 2010
    Inventors: Ke Xiao, Henry K. Hong, Gunaranjan Viswanathan
  • Publication number: 20100327421
    Abstract: A protective structure is provided on a substrate to which a semiconductor die is attached. The protective structure surrounds the die and reduces the thermo-mechanical stresses to which the die is subject. The die is protected against cracking, warping, and delamination.
    Type: Application
    Filed: June 30, 2009
    Publication date: December 30, 2010
    Applicant: STMICROELECTRONICS ASIA PACIFIC PTE. LTD.
    Inventor: Jing-En Luan
  • Publication number: 20100327422
    Abstract: A semiconductor chip, a method of fabricating the same, and a stack module and a memory card including the semiconductor chip include a first surface and a second surface facing the first surface is provided. At least one via hole including a first portion extending in a direction from the first surface of the substrate to the second surface of the substrate and a second portion that is connected to the first portion and has a tapered shape. At least one via electrode filling the at least one via hole is provided.
    Type: Application
    Filed: December 16, 2009
    Publication date: December 30, 2010
    Applicant: Samsung Electronics Co., Ltd
    Inventors: Ho-jin LEE, Dong-hyun Jang, In-young Lee, Min-seung Yoon, Son-kwan Hwang
  • Publication number: 20100327423
    Abstract: The present application provides a method and semiconductor packaging structure comprising a conductive substrate having a first surface, a first lateral surface and a second lateral surface adjacent to the first surface. A first electrode line with two ends are provided on the first surface and the first lateral surface, and a second electrode line with two ends are provided on the first surface and a second lateral surface respectively. A semiconductor device is provided on the first surface of the conductive substrate which electrically connected to the first electrode line and the second electrode line, a protective plate with through holes covers the first surface, and a sheathing overlays the semiconductor device.
    Type: Application
    Filed: January 12, 2010
    Publication date: December 30, 2010
    Applicant: HON HAI PRECISION INDUSTRY CO., LTD.
    Inventor: SEI-PING LOUH
  • Publication number: 20100327424
    Abstract: A multi-chip package includes a substrate (110) having a first side (111), an opposing second side (112), and a third side (213) that extends from the first side to the second side, a first die (120) attached to the first side of the substrate and a second die (130) attached to the first side of the substrate, and a bridge (140) adjacent to the third side of the substrate and attached to the first die and to the second die. No portion of the substrate is underneath the bridge. The bridge creates a connection between the first die and the second die. Alternatively, the bridge may be disposed in a cavity (615, 915) in the substrate or between the substrate and a die layer (750). The bridge may constitute an active die and may be attached to the substrate using wirebonds (241, 841, 1141, 1541).
    Type: Application
    Filed: June 24, 2009
    Publication date: December 30, 2010
    Inventors: Henning Braunisch, Chia-Pin Chiu, Aleksandar Aleksov, Hinmeng Au, Stefanie M. Lotz, Johanna M. Swan, Sujit Sharan
  • Publication number: 20100327425
    Abstract: A flat chip package comprises an encapsulation body, a plurality of connecting fingers, a plurality of conductive lines, a chip, a plurality of bond wires and an insulation layer. The conductive lines, the chip, and the bond wires are encapsulated in the encapsulation body. The connecting fingers comprise a ground finger, a power finger and at least one signal finger. One side of the connecting fingers adheres to a surface of the encapsulation body, the other side of the connecting fingers is left exposed. The conductive lines comprise a ground line connected to the ground finger, and a power line connected to the power finger. The chip comprises a ground pin, a power pin and at least one signal pin. The bond wires connect the connecting fingers, the conductive lines and the chip. The insulation layer is printed on the surface of the encapsulation body except for the connecting fingers.
    Type: Application
    Filed: October 12, 2009
    Publication date: December 30, 2010
    Applicant: HON HAI PRECISION INDUSTRY CO., LTD.
    Inventor: CHING-YAO FU
  • Publication number: 20100327426
    Abstract: Provided are a semiconductor chip package and a method of manufacturing the same. The semiconductor chip package includes a semiconductor chip including a first face having a chip pad, a second face facing the first face, and a side face connecting the first and second faces, a first lamination layer covering the second face and a portion of the side face, a second lamination layer disposed on a top surface of the first lamination layer and forming a gap having a predetermined distance from the side face, and a redistribution pattern disposed on the first face and electrically connected to the chip pad. The semiconductor package and the method of manufacturing the same achieve a high process yield and reliability.
    Type: Application
    Filed: December 2, 2009
    Publication date: December 30, 2010
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Seung Wook Park, Young Do Kweon
  • Publication number: 20100327427
    Abstract: A semiconductor device includes a wiring layer, a semiconductor chip which is arranged on the wiring layer with a gap there between, the semiconductor chip being electrically connected to the wiring layer through a connecting portion, a first sealing member which is filled in a space between the wiring layer and the semiconductor chip, and a second sealing member which coats the semiconductor chip. The first sealing member and the second sealing member include same organic resin, the organic resin including inorganic filler. The second sealing member has larger content of inorganic filler than the first sealing member.
    Type: Application
    Filed: May 4, 2010
    Publication date: December 30, 2010
    Applicant: NEC ELECTRONICS CORPORATION
    Inventors: Takehiro Kimura, Yoichiro Kurita
  • Publication number: 20100327428
    Abstract: A method for manufacturing a package comprises a first step of forming a metal pattern including a frame and a plurality of leads extending inward from the frame, a second step of molding a resin pattern including a first resin portion which holds the plurality of leads from an inner side thereof, and second resin portions which cover bottom surfaces of peripheral portions, adjacent to portions to be removed, in the plurality of leads while exposing bottom surfaces of the portions to be removed in the plurality of leads, so as to hold the plurality of leads from a lower side thereof, and a third step of cutting the plurality of leads into a plurality of first leads and a plurality of second leads by removing the portions to be removed in the plurality of leads while the resin pattern keeps holding the peripheral portions in the plurality of leads.
    Type: Application
    Filed: June 4, 2010
    Publication date: December 30, 2010
    Applicant: CANON KABUSHIKI KAISHA
    Inventor: Koji Ono
  • Publication number: 20100327429
    Abstract: A semiconductor package structure and a package method thereof are provided. The semiconductor package structure includes a substrate, a sensing chip, a first patterned conductive layer and a electrical connection portion. The substrate has an accommodating portion, a first surface and a second surface opposite to the first surface. The accommodating portion are extended to the second surface from the first surface.
    Type: Application
    Filed: December 28, 2009
    Publication date: December 30, 2010
    Inventor: Ying-Te OU
  • Publication number: 20100327430
    Abstract: Disclosed is a multilayer thermal interface material which includes a first layer of metallic thermal interface material, a buffer layer and preferably a second layer of thermal interface material which may be metallic or nonmetallic. The multilayer thermal interface material is used in conjunction with a semiconductor device assembly of a chip carrier substrate, a heat spreader for attaching to the substrate, a semiconductor device mounted on the substrate and underneath the heat spreader and the multilayer thermal interface material interposed between the heat spreader and the semiconductor device. The heat spreader has a first coefficient of thermal expansion (CTE), CTE1, the buffer layer has a second CTE, CTE2, and the semiconductor device has a third CTE, CTE3, wherein CTE1>CTE2>CTE3.
    Type: Application
    Filed: June 25, 2009
    Publication date: December 30, 2010
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Virendra R. Jadhav, Kamal K. Sikka, Jiantao Zheng
  • Publication number: 20100327431
    Abstract: Various thermal interface structures and methods are disclosed. In one aspect, a method of manufacturing is provided. The method includes providing plural carbon nanotubes in a thermal interface structure. The thermal interface structure is soldered to a side of a semiconductor chip. In another aspect, an apparatus is provided. The apparatus includes a thermal interface structure that has plural carbon nanotubes. A semiconductor chip is soldered to the thermal interface structure.
    Type: Application
    Filed: June 29, 2009
    Publication date: December 30, 2010
    Inventors: Maxat N. Touzelbaev, Gamal Refai-Ahmed
  • Publication number: 20100327432
    Abstract: A semiconductor package includes an encapsulant, a semiconductor device within the encapsulant, and one or more terminals for electrically coupling the semiconductor device to a node exterior to the package. The package further includes bonding means coupling the semiconductor device to the one or more terminals. The semiconductor package is configured to dissipate heat through a top surface of the package. To directly dissipate heat via the top surface of the package, a thermally conductive layer is coupled to the semiconductor device, and the layer is exposed at a surface of the package.
    Type: Application
    Filed: August 25, 2010
    Publication date: December 30, 2010
    Applicant: UTAC THAI LIMITED
    Inventors: Saravuth Sirinorakul, Somchai Nondhasitthichai
  • Publication number: 20100327433
    Abstract: An integrated circuit package includes a decoupling capacitor. The integrated circuit package also includes a packaging substrate. The decoupling capacitor is at least partially embedded in the packaging substrate. The integrated circuit package further includes a die mounted to the packaging substrate. The die is coupled to the decoupling capacitor. The die receiving substantially instantaneous current from the decoupling capacitor.
    Type: Application
    Filed: June 25, 2009
    Publication date: December 30, 2010
    Applicant: QUALCOMM INCORPORATED
    Inventors: Fifin Sweeney, Mario Francisco Velez, Yuancheng Christopher Pan, Shiqun Gu
  • Publication number: 20100327434
    Abstract: A semiconductor device includes: a first semiconductor chip having a first active surface and a bonding surface forming an opposite side of the first active surface, the bonding surface being bonded to a mounting surface of a substrate; a second semiconductor chip having a second active surface facing the first active surface, and stacked on the first semiconductor chip; a slope section having a sloping surface with a shape of smoothing a step between the first active surface and the mounting surface, and adapted to bury the step in at least a part of a periphery of the first semiconductor chip; and a first wiring wire laid down between the mounting surface and the first active surface via the sloping surface of the slope section, and connected to a first bump provided to the second active surface on the first active surface.
    Type: Application
    Filed: June 2, 2010
    Publication date: December 30, 2010
    Applicant: SEIKO EPSON CORPORATION
    Inventor: Masaru YAJIMA
  • Publication number: 20100327435
    Abstract: An electronic component includes a package substrate, a plurality of conductive pads, an insulating material and a semiconductor device. The plurality of conductive pads is disposed on the package substrate. The insulating material is disposed between the plurality of conductive pads. The insulating material includes a top surface located on an identical plane to an upper surface of the plurality of conductive pads. The semiconductor device includes a conductive bump aligned on a corresponding conductive pad of the plurality of conductive pads.
    Type: Application
    Filed: June 24, 2010
    Publication date: December 30, 2010
    Applicant: FUJITSU LIMITED
    Inventors: Kimio Nakamura, Takayoshi Matsumura, Yoshiyuki Satoh, Kuniko Ishikawa, Kenji Kobae
  • Publication number: 20100327436
    Abstract: A multi-chip stack module provides increased circuit density for a given surface chip footprint. Support structures are alternated with standard surface mount type chips to form a stack wherein the support structures electrically interconnect the chips. One aspect is a structure and method for interconnecting a plurality of generally planar chips in a vertical stack such that signals, which are common to the chips, are connected in the stack and signals, which are accessed individually, are separated within the stack.
    Type: Application
    Filed: June 30, 2010
    Publication date: December 30, 2010
    Applicant: STEC, INC.
    Inventor: Mark MOSHAYEDI
  • Publication number: 20100327437
    Abstract: Provided is a wiring board wherein a circuit is not short-circuited when a IC chip is mounted on the wiring board. A wiring board (2) is provided with a substrate (4); wiring layers (5-8), which are formed on a surface of the substrate (4) and have prescribed wiring patterns; connecting terminals (9-12), which are formed on a part of the wiring layers (5-8) and electrically connected with bumps (18-21) of an integrated circuit chip (IC chip) (3); a mounting region (14), which is arranged on the surface of the substrate (4) and has the integrated circuit chip (3) mounted therein; and an insulating layer (13), which is formed on the surface of the substrate (4) so as to surround the circumference of the mounting region (14) for protecting wiring layers (5-8). A part of the insulating layer (3) is arranged inside the mounting region (14), and the thickness of the insulating layer (13) is more than that of the bumps (18-21) of the integrated circuit chip (3).
    Type: Application
    Filed: March 6, 2009
    Publication date: December 30, 2010
    Inventor: Hiroki Nakahama
  • Publication number: 20100327438
    Abstract: Flip chip ball grid array semiconductor devices and methods for fabricating the same. In one example, a near chip scale method of semiconductor die packaging may comprise adhering the die to a substrate in a flip chip configuration, coating the die with a first polymer layer, selectively removing the first polymer layer to provide at least one opening to expose a portion of the die, and depositing a first metal layer over the first polymer layer, the first metal layer at least partially filling the at least one opening to provide an electrical contact to the die, and including a portion that substantially surrounds the die in a plane of an upper surface of the first metal layer to provide an electromagnetic shield around the die.
    Type: Application
    Filed: August 31, 2010
    Publication date: December 30, 2010
    Applicant: SKYWORKS SOLUTIONS, INC.
    Inventors: David J. Fryklund, Alfred H. Carl, Brian P. Murphy
  • Publication number: 20100327439
    Abstract: A semiconductor package includes a first package substrate, a first semiconductor chip disposed on the first package substrate, the semiconductor chip including first through hole vias, and a chip package disposed on the first semiconductor chip, the chip package including a second package substrate and a second semiconductor chip disposed on the second package substrate, wherein a first conductive terminal is disposed on a first surface of the semiconductor chip and a second conductive terminal is disposed on a first surface of the second package substrate, the first conductive terminal disposed on the second conductive terminal.
    Type: Application
    Filed: September 3, 2010
    Publication date: December 30, 2010
    Inventors: Tae-Joo Hwang, Tae-Gyeong Chung, Eun-Chul Ahn
  • Publication number: 20100327440
    Abstract: A die-on-die assembly has a first die (10) and a second die (50). The first die (10) has a first contact extension (28,42) and a peg (32,44,45) extending a first height above the first die. The second die (50) has a second contact extension (68) connected to the first contact extension and has a containing feature (62) extending a second height above the second die surrounding the peg. The peg extends past the containing feature. Because the peg extends past the containing feature, lateral movement between the first and second die can cause the peg to come in contact with and be constrained by the containing feature. The peg and containing feature are thus useful in constraining movement between the first and second die.
    Type: Application
    Filed: September 8, 2010
    Publication date: December 30, 2010
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: SCOTT K. POZDER, RITWIK CHATTERJEE
  • Publication number: 20100327441
    Abstract: A semiconductor device includes a semiconductor package, a circuit board, an interconnection electrically connecting the semiconductor package and the circuit board, and a wiring structure. The wiring structure includes a through hole, a contact disposed at the through hole and a lead pattern extending from the contact. The wiring structure is disposed between the semiconductor package and the circuit board. The interconnection passes through the through hole and connects with the contact.
    Type: Application
    Filed: June 8, 2010
    Publication date: December 30, 2010
    Applicant: FUJITSU LIMITED
    Inventor: Mitsuo SUEHIRO
  • Publication number: 20100327442
    Abstract: The present invention relates to a package and the method for making the same, and a stacked package. The method for making the package includes the following steps: (a) providing a carrier having a plurality of platforms; (b) providing a plurality of dice, and disposing the dice on the platforms; (c) performing a reflow process so that the dice are self-aligned on the platforms; (d) forming a molding compound in the gaps between the dice, and (e) performing a cutting process so as to form a plurality of packages. Since the dice are self-aligned on the platforms during the reflow process, a die attach machine with low accuracy can achieve highly accurate placement.
    Type: Application
    Filed: September 7, 2010
    Publication date: December 30, 2010
    Inventors: Meng-Jen Wang, Wei-Chung Wang
  • Publication number: 20100327443
    Abstract: The present invention concerns a joining structure and a substrate-joining method using the same. The joining structure comprises a substrate, and comprises a plurality of joining patterns which are located on the said substrate and which are spaced apart from each other. The substrate-joining method using the joining structure can comprise: a stage involving the formation of a plurality of joining patterns which are spaced apart from each other on a first substrate; and a stage of joining a second substrate on the plurality of joining patterns. When the said joining structure is employed, it is possible to reduce or prevent damage due to spreading of the joining substance during joining of the two substrates.
    Type: Application
    Filed: February 19, 2009
    Publication date: December 30, 2010
    Applicant: BARUN ELECTRONICS, CO., LTD.
    Inventor: Sung-Wook Kim
  • Publication number: 20100327444
    Abstract: The sheet structure includes a plurality of linear structure bundles including a plurality of linear structures of carbon atoms arranged at a first gap, and arranged at a second gap larger than the first gap, a graphite layer formed in a region between the plurality of linear structure bundles and connected to the plurality of linear structure bundles, and a filling layer filled in the first gap and the second gap and retaining the plurality of linear structure bundles and the graphite layer.
    Type: Application
    Filed: August 13, 2010
    Publication date: December 30, 2010
    Applicant: FUJITSU LIMITED
    Inventors: Daiyu Kondo, Taisuke Iwai, Yoshitaka Yamaguchi, Ikuo Soga
  • Publication number: 20100327445
    Abstract: An embodiment of the invention provides a semiconductor structure, which may include a stud of a first conductive material formed inside a dielectric layer; a via of a second conductive material having a bottom and sidewalls with the bottom and the sidewalls being covered by a conductive liner, and the bottom being formed directly on top of the stud and being in contact with the via through the conductive liner; and one or more conductive paths of a third conductive material connecting to the via through the conductive liner at the sidewalls of said the. A method of making the semiconductor structure is also provided.
    Type: Application
    Filed: June 25, 2009
    Publication date: December 30, 2010
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Ronald Filippi, Wai-kin Li, Ping-Chuan Wang
  • Publication number: 20100327446
    Abstract: An interconnect structure including a gouging feature at the bottom of a via opening and a method of forming the same are provided. The method of the present invention does not disrupt the coverage of the deposited trench diffusion barrier in a line opening that is located atop the via opening, and/or does not introduce damages caused by creating a gouging feature at the bottom of the via opening by sputtering into the interconnect dielectric material that includes the via and line openings. Such an interconnect structure is achieved by providing a gouging feature in the bottom of the via opening by first forming the line opening within the interconnect dielectric, followed by forming the via opening and then the gouging feature.
    Type: Application
    Filed: June 30, 2009
    Publication date: December 30, 2010
    Applicant: International Business Machines Corporation
    Inventors: Chih-Chao Yang, Daniel C. Edelstein, Theodorus E. Standaert
  • Publication number: 20100327447
    Abstract: A method of manufacturing a semiconductor device includes forming a barrier metal film including a high melting point metal in a concave portion formed in an insulating film formed over a substrate; forming a seed alloy film including copper and an impurity metal different from the copper over the barrier metal film so as to fill a portion of the concave portion; forming a plated metal film containing copper as a major ingredient over the seed alloy film so as to fill the concave portion; first heat-treating the seed alloy film and the plated metal film at 200° C. or higher and for ten minutes or less; removing the plated metal film, the seed alloy film, and the barrier metal film which are exposed to the outside of the concave portion, after the first heat-treating; and second heat-treating the seed alloy film and the plated metal film.
    Type: Application
    Filed: May 21, 2010
    Publication date: December 30, 2010
    Applicant: NEC ELECTRONICS CORPORATION
    Inventors: Manabu Iguchi, Hirokazu Aizawa
  • Publication number: 20100327448
    Abstract: A packaging technique for electronic devices includes wafer fabrication of flexible contacts on the bottom surface of the substrate underneath the active circuit. Inherently reliable contacts suitable for a variety of devices can be formed via a simple fabrication process with good wafer packing density. For one embodiment, a trench is formed from the back of the substrate, exposing an upper conductive layer on the top surface. A standoff is formed on the bottom surface of the substrate. A lower conductive layer is formed that runs from and electrically connects with the exposed portion of the upper conductive layer onto the substrate standoff. The standoff is removed, releasing the formed conductors, resulting in a flexible contact.
    Type: Application
    Filed: September 2, 2010
    Publication date: December 30, 2010
    Applicant: Wafer-Level Packaging Portfolio LLC
    Inventor: Phil P. Marcoux
  • Publication number: 20100327449
    Abstract: To provide a semiconductor device having a structure in which a barrier metal film containing nitrogen is formed in a connection surface between a copper alloy wiring and a via, in which the electric resistance between the copper alloy wiring and the via can be prevented from rising, and the electric resistance can be prevented from varying. A semiconductor device according to the present invention comprises a first copper alloy wiring, a via and a first barrier metal film. The first copper alloy wiring is formed in an interlayer insulation film and contains a predetermined additive element in a main component Cu. The via is formed in an interlayer insulation film and electrically connected to the upper surface of the first copper alloy wiring. The first barrier metal film is formed so as to be in contact with the first copper alloy wiring in the connection part between the first copper alloy wiring and the via and contains nitrogen.
    Type: Application
    Filed: September 13, 2010
    Publication date: December 30, 2010
    Applicant: Renesas Electronics Corporation
    Inventors: Takeshi FURUSAWA, Daisuke Kodama, Masahiro Matsumoto, Hiroshi Miyazaki
  • Publication number: 20100327450
    Abstract: It is an object of the present invention to provide a copper-based bonding wire whose material cost is low, having excellent ball bondability, reliability in a heat cycle test or reflow test, and storage life, enabling an application to thinning of a wire used for fine pitch connection. The bonding wire includes a core material having copper as a main component and an outer layer which is provided on the core material and contains a metal M and copper, in which the metal M differs from the core material in one or both of components and composition. The outer layer is 0.021 to 0.12 ?m in thickness.
    Type: Application
    Filed: July 24, 2008
    Publication date: December 30, 2010
    Applicant: NIPPON STEEL MATERIALS CO., LTD.
    Inventors: Tomohiro Uno, Keiichi Kimura, Shinichi Terashima, Takashi Yamada, Akihito Nishibayashi
  • Publication number: 20100327451
    Abstract: An alignment mark for defect inspection is disclosed. The alignment mark includes: a semiconductor substrate; a first type well disposed in the semiconductor substrate; a second type doping region disposed in the first type well; a dielectric layer disposed on the semiconductor substrate to cover the first type well and the second type doping region; and a plurality of conductive plugs formed in the dielectric layer for connecting to the second type doping region.
    Type: Application
    Filed: September 8, 2010
    Publication date: December 30, 2010
    Inventors: Ling-Chun Chou, Ming-Tsung Chen, Hsi-Hua Liu, Shuen-Cheng Lei, Po-Chao Tsao
  • Publication number: 20100327452
    Abstract: To provide a mounting structure having a substrate and a semiconductor package mounted thereon which enables suppression of unnecessary electromagnetic radiation and improvement of drop impact resistance, and a method of manufacturing the same. A substrate 1 includes, formed on the surface thereof, multiple electrode pads 12 for mounting a semiconductor package thereon and multiple electrode pads 13 electrically connected to a power/ground layer 17. A conductive wire 31 mechanically and electrically connected to the electrode pad 13 with at least two points is placed above the surface of the substrate 1 to improve the stiffness of the surface of the substrate 1. A semiconductor package 4 is mechanically and electrically connected to the surface of the substrate 1 by the electrode pad 12. The suppression of unnecessary electromagnetic radiation generated from a transmission signal and improvement of drop impact resistance are achieved by the conductive wire 31.
    Type: Application
    Filed: February 24, 2009
    Publication date: December 30, 2010
    Inventor: Hirotsugu Kobayashi
  • Publication number: 20100327453
    Abstract: A semiconductor device comprises a first substrate in which a first memory cell array is formed, a second substrate in which a second memory cell array, a page buffer, and decoders are formed, and a coupling structure formed on the first and second substrates and configured to have the page buffer and the decoders operated in conjunction with the first and second memory cell arrays. The second substrate is adhered over the first substrate.
    Type: Application
    Filed: May 26, 2010
    Publication date: December 30, 2010
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Hyun Sub Kim
  • Publication number: 20100327454
    Abstract: There is provided a semiconductor device including: an insulating layer provided on a substrate and formed with plural cavities; wiring lines provided on the insulating layer; plural branched wiring lines that branch from the wiring lines so as to respectively overlap with the plural cavities when seen in plan view; a conductive portion formed on the wiring lines; an external terminal formed on the conductive portion; and a sealing resin layer that seals the wiring lines and the conductive portion.
    Type: Application
    Filed: June 2, 2010
    Publication date: December 30, 2010
    Applicant: OKI SEMICONDUCTOR CO., LTD.
    Inventor: Tadashi Yamaguchi
  • Publication number: 20100327455
    Abstract: A semiconductor device includes a semiconductor element, a first heat sink, a second heat sink, and a resin member. The semiconductor element has first and second surfaces. The first heat sink has a first heat radiation surface and a first end surface. The first end surface is coupled with the first surface. The second heat sink has a second heat radiation surface, the second end surface being opposite the second heat radiation surface, and a depressed section depressed toward the second heat radiation surface. The second surface of the semiconductor element is coupled with a bottom surface of the depressed section. The resin member is disposed in the depressed section and seals the semiconductor element, the first heat sink, and the second heat sink in such a manner that the first heat radiation surface is exposed outside the resin member.
    Type: Application
    Filed: June 29, 2010
    Publication date: December 30, 2010
    Applicant: DENSO CORPORATION
    Inventors: Masayoshi Nishihata, Yasushi Ookura
  • Publication number: 20100327456
    Abstract: An interconnect structure of an integrated circuit having improved reliability and a method for forming the same are provided. The method includes providing a substrate, forming a dielectric layer overlying the substrate, performing a first shrinking process, wherein the dielectric layer shrinks and has a first shrinkage rate, forming a conductive feature in the dielectric layer after the step of performing the first shrinking process, and performing a second shrinking process after the step of forming the conductive feature, wherein the dielectric layer substantially shrinks and has a second shrinkage rate.
    Type: Application
    Filed: September 10, 2010
    Publication date: December 30, 2010
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Hsien-Wei Chen, Jian-Hong Lin, Tzu-Li Lee
  • Publication number: 20100327457
    Abstract: To provide a semiconductor chip whose number of electrodes are minimized while the horizontal position between the semiconductor chip and the mounted substrate is maintained in implementation to avoid any connection problem, as well as to prevent the damage to the semiconductor circuit of such chip. For example, there is a cross-shaped connection bump disposition area which is formed by memory banks which face with each other with a certain distance. And in the area in the cross-shaped connection bump disposition area, signal input output connection bumps (the first electrodes) are disposed and form a group.
    Type: Application
    Filed: February 16, 2009
    Publication date: December 30, 2010
    Applicant: LIQUID DESIGN SYSTEMS, INC.
    Inventor: Yoshihiro Mabuchi
  • Publication number: 20100327458
    Abstract: There is provided a semiconductor device including: a metal wiring line formed on a semiconductor substrate; an inside chamfer provided only at the inside of a bend in the metal wiring line, widening the wiring line width at the inside of the bend; and a protection film covering the metal wiring line.
    Type: Application
    Filed: June 23, 2010
    Publication date: December 30, 2010
    Applicant: OKI SEMICONDUCTOR CO., LTD.
    Inventor: Hidehiko Ichiki
  • Publication number: 20100327459
    Abstract: A semiconductor device includes first and second wirings formed in a first wiring layer and extending parallel to an X direction, third and fourth wirings formed in a third wiring layer and extending parallel to a Y direction; fifth and sixth wirings formed in a second wiring layer positioned between the first and second wiring layers, a first contact conductor that connects the first wiring to the third wiring; and a second contact conductor that connects the second wiring to the fourth wiring. The first and second contact conductors are arranged in the X direction. According to the present invention, because the first and second contact conductors that connect wiring layers that are two or more layers apart are arranged in one direction, a prohibited area that is formed in the second wiring layer can be made narrower. Therefore, the flexibility of the layout of the second wiring layer is enhanced and the restriction on the wiring density can be relaxed.
    Type: Application
    Filed: June 21, 2010
    Publication date: December 30, 2010
    Inventors: Koji YASUMORI, Hisayuki Nagamine
  • Publication number: 20100327460
    Abstract: A single-chip module (SCM) and a multi-chip module (MCM) that includes at least two instances of the SCM are described. The SCM includes a pad disposed on a substrate. This pad has a top surface that includes a pattern of features. A given feature in the pattern of features has a height that extends above a minimum thickness of the pad, thereby increasing a capacitance associated with the pad relative to a configuration in which the top surface is planar. Furthermore, pads disposed on the two instances of the SCM in the MCM may each have a corresponding pattern of features that increases the capacitive coupling between the pads relative to a configuration in which the top surfaces of either or both of the pads are planar. Note that the pads may be aligned such that features in the patterns of features on these pads are interdigited with each other.
    Type: Application
    Filed: June 30, 2009
    Publication date: December 30, 2010
    Applicant: SUN MICROSYSTEMS, INC.
    Inventors: Jing Shi, Darko R. Popovic, Ashok V. Krishnamoorthy
  • Publication number: 20100327461
    Abstract: A die (or of a stack of die) is mounted over and elevated above a support, and is electrically connected to circuitry in the support. Pillars of electrically conductive material are formed on a set of bond pads at a mount side of the support, and the elevated die (or at least one die in the elevated stack of die) is electrically connected to the support, by traces of an electrically conductive material contacting interconnect pads on the die to the pillars, and through the pillars to the support. Also, tiered offset stacked die assemblies in a zig-zag configuration, in which the interconnect edges of a first (lower) tier face in a first direction, and the interconnect edges of a second (upper) tier, stacked over the first tier, face in a second direction, different from the first direction, are electrically connected to a support.
    Type: Application
    Filed: June 23, 2010
    Publication date: December 30, 2010
    Applicant: Vertical Circuits, Inc.
    Inventors: Reynaldo Co, Grant Villavicencio, Jeffrey S. Leal, Simon J.S. McElrea
  • Publication number: 20100327462
    Abstract: Methods for wafer-level packaging of microfeature devices and microfeature devices formed using such methods are disclosed herein. A method for packaging microfeature devices in accordance with an embodiment of the invention can include releasably attaching a plurality of first known good microelectronic dies to a carrier substrate in a desired arrangement. In several embodiments, for example, the first dies can be releasably attached to an attachment feature on the carrier substrate. The method can also include attaching one or more second known good microelectronic dies to the individual first dies in a stacked configuration to form a plurality of stacked devices. The method further includes at least partially encapsulating the stacked devices and separating the stacked devices from each other.
    Type: Application
    Filed: September 2, 2010
    Publication date: December 30, 2010
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Warren M. Farnworth, Alan G. Wood
  • Publication number: 20100327463
    Abstract: A stacked structure includes a first substrate bonded to a second substrate such that a first pad structure of the first substrate contacts a second pad structure of the second substrate. A transistor gate is formed over the second substrate, and a first conductive structure extends through the second substrate and has a top surface that is substantially planar with a top surface of the second substrate. An interlayer dielectric (ILD) layer is disposed over the transistor gate, and a passivation layer is disposed over the ILD layer and includes a second pad structure that makes electrical contact with the second conductive structure. The ILD layer includes at least one contact structure that extends through the ILD layer and makes electrical contact with the transistor gate. A second conductive structure is disposed in the ILD layer and is at least partially disposed over a surface of the first conductive structure.
    Type: Application
    Filed: September 9, 2010
    Publication date: December 30, 2010
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Chen-Hua YU, Wen-Chih CHIOU, Weng-Jin WU, Jean WANG
  • Publication number: 20100327464
    Abstract: A layered chip package includes a main body including a plurality of layer portions, and wiring disposed on a side surface of the main body. Each layer portion includes a semiconductor chip, an insulating portion covering at least one side surface of the semiconductor chip, and a plurality of electrodes connected to the semiconductor chip. The insulating portion has an end face located at the side surface of the main body on which the wiring is disposed. Each electrode has an end face surrounded by the insulating portion and located at the side surface of the main body on which the wiring is disposed.
    Type: Application
    Filed: September 2, 2010
    Publication date: December 30, 2010
    Applicants: HEADWAY TECHNOLOGIES, INC., TDK CORPORATION
    Inventors: Yoshitaka Sasaki, Hiroyuki Ito, Tatsuya Harada, Nobuyuki Okuzawa, Satoru Sueki
  • Publication number: 20100327465
    Abstract: A package process is provided. First, a semiconductor substrate is disposed on a carrier, in which a surface of the carrier has an adhesive layer and the semiconductor substrate is bonded to the carrier by the adhesive layer. Next, a chip is bonded on the semiconductor substrate by flip chip technique and a first underfill is formed between the chip and the semiconductor substrate to encapsulate a plurality of first conductive bumps at the bottom of the chip. Then, a first molding compound is formed on the semiconductor substrate. The first molding compound at least encapsulates the side surface of the chip and the first underfill. Finally, the semiconductor substrate together with the chip and the first molding compound located thereon are separated from the adhesive layer of the carrier to form an array package structure.
    Type: Application
    Filed: August 10, 2009
    Publication date: December 30, 2010
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: CHI-CHIH SHEN, Jen-Chuan Chen, Tommy Pan