Patents Issued in December 30, 2010
-
Publication number: 20100327316Abstract: Manufacturing an III-V engineered substrate involves providing a base substrate comprising an upper layer made of a first III-V compound with a <110> or a <111> crystal orientation, forming an intermediate layer comprising at least a buffer layer of a second III-V compound, wherein the intermediate layer is overlying and in contact with the upper layer of the base substrate. Then a pseudomorphic passivation layer made of a group IV semiconductor material is grown so as to be overlying and in contact with the intermediate layer. This can enable an unpinned interface. The substrate surface can be smoother, implying fewer problems from surface stress. It can be used in electronic devices such as metal-oxide-semiconductor field effect transistors (MOSFETs), high electron mobility transistors (HEMTs), tunneling field effect transistors (TFETs), and optoelectronic devices.Type: ApplicationFiled: June 24, 2010Publication date: December 30, 2010Applicant: IMECInventors: Geoffrey Pourtois, Clement Merckling, Guy Brammertz, Matty Caymax
-
Publication number: 20100327317Abstract: Embodiments of an apparatus and methods for providing germanium on insulator using a large bandgap barrier layer are generally described herein. Other embodiments may be described and claimed.Type: ApplicationFiled: June 26, 2009Publication date: December 30, 2010Inventors: Ravi Pillarisetty, Mantu Hudait, Marko Radosavljevic, Benjamin Chu-Kung, Jack Kavalieros
-
Publication number: 20100327318Abstract: A semiconductor device capable of suppressing the occurrence of a punch-through phenomenon is provided. A first n-type conductive layer (2?) is formed on a substrate (1?). A p-type conductive layer (3?) is formed thereon. A second n-type conductive layer (4?) is formed thereon. On the under surface of the substrate (1?), there is a drain electrode (13?) connected to the first n-type conductive layer (2?). On the upper surface of the substrate (1?), there is a source electrode (11?) in ohmic contact with the second n-type conductive layer (4?), and a gate electrode (12?) in contact with the first n-type conductive layer (2?), p-type conductive layer (3?), the second n-type conductive layer (4?) through an insulation film (21?). The gate electrode (12?) and the source electrode (11?) are alternately arranged. The p-type conductive layer (3?) includes In.Type: ApplicationFiled: March 23, 2009Publication date: December 30, 2010Applicant: NEC CORPORATIONInventors: Yasuhiro Okamoto, Kazuki Ota, Takashi Inoue, Hironobu Miyamoto, Tatsuo Nakayama, Yuji Ando
-
Publication number: 20100327319Abstract: Embodiments of the present disclosure provide a method to fabricate a hetero-junction in a Tunnel Field Effect Transistor (TFET) device configuration (e.g. in a segmented nanowire TFET). Since in prior art devices the highly doped source is in direct contact with the lowly doped or undoped channel, some amount of dopants will diffuse from the source to the channel which cannot be avoided due to the source deposition thermal budget. This out-diffusion reduces the steepness of the doping profile and hence deteriorates the device operation. Particular embodiments comprise the insertion of a thin transition layer in between the source region and channel region such that the out-diffusion is within a very limited region of a few nm, guaranteeing extremely good doping abruptness thanks to the lower diffusion of the dopants in the transition layer. The transition layer avoids the direct contact between the highly doped (e.g. Ge or SiGe) source region and the lowly doped or undoped (e.g.Type: ApplicationFiled: June 22, 2010Publication date: December 30, 2010Applicant: IMECInventors: Francesca Iacopi, Anne S. Verhulst, Arturo Sibaja-Hernandez
-
Publication number: 20100327320Abstract: A nitride semiconductor device includes: a first semiconductor layer made of first nitride semiconductor; a second semiconductor layer formed on a principal surface of the first semiconductor layer and made of second nitride semiconductor having a bandgap wider than that of the first nitride semiconductor; a control layer selectively formed on, or above, an upper portion of the second semiconductor layer and made of third nitride semiconductor having a p-type conductivity; source and drain electrodes formed on the second semiconductor layer at respective sides of the control layer; a gate electrode formed on the control layer; and a fourth semiconductor layer formed on a surface of the first semiconductor layer opposite to the principal surface, having a potential barrier in a valence band with respect to the first nitride semiconductor and made of fourth nitride semiconductor containing aluminum.Type: ApplicationFiled: September 10, 2010Publication date: December 30, 2010Applicant: PANASONIC CORPORATIONInventors: Hiroaki Ueno, Manabu Yanagihara, Tetsuzo Ueda, Yasuhiro Uemoto, Tsuyoshi Tanaka, Daisuke Ueda
-
Publication number: 20100327321Abstract: A semiconductor device and the methods of forming the same are provided. The semiconductor device includes a low energy band-gap layer comprising a semiconductor material; a gate dielectric on the low energy band-gap layer; a gate electrode over the gate dielectric; a first source/drain region adjacent the gate dielectric, wherein the first source/drain region is of a first conductivity type; and a second source/drain region adjacent the gate dielectric. The second source/drain region is of a second conductivity type opposite the first conductivity type. The low energy band-gap layer is located between the first and the second source/drain regions.Type: ApplicationFiled: September 13, 2010Publication date: December 30, 2010Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Krishna Kumar Bhuwalka, Ken-Ichi Goto
-
Publication number: 20100327322Abstract: High electron mobility transistors and fabrication processes are presented in which a barrier material layer of uniform thickness is provided for threshold voltage control under an enhanced channel charge inducing material layer (ECCIML) in source and drain regions with the ECCIML layer removed in the gate region.Type: ApplicationFiled: June 25, 2010Publication date: December 30, 2010Inventors: Francis J. Kub, Karl D. Hobart, Charles R. Eddy, JR., Michael A. Mastro, Travis Anderson
-
Publication number: 20100327323Abstract: A three-dimensional nonvolatile memory device includes: a plurality of channel structures extending in parallel in a first direction and comprising a plurality of channel layers that are alternatively stacked with a plurality of interlayer insulating layers over a substrate; a plurality of memory cells stacked along sidewalls of the channel structures and arranged in the first direction and a second direction crossing the first direction; and a plurality of word lines extending in parallel in the second direction and connected to the memory cells arranged in the second direction.Type: ApplicationFiled: September 15, 2009Publication date: December 30, 2010Inventor: Eun-Seok Choi
-
Publication number: 20100327324Abstract: In a semiconductor chip in which external connection pads are arranged in three or more rows in a staggered configuration at the peripheral portion thereof, a first pad which is arranged in the outermost row is used as a power supply pad or a ground pad for an internal core circuit. To the first pad, a second pad which is arranged in the second outermost row is connected with a metal in the same layer as a pad metal. The resistance of a power supply line to the internal core circuit has a value of the parallel resistance of a resistance from the first pad and a resistance from the second pad, which is by far lower than the resistance from the first pad. Therefore, it is possible to prevent circuit misoperation resulting from an IR drop in the power supply of the internal core circuit.Type: ApplicationFiled: August 31, 2010Publication date: December 30, 2010Applicant: PANASONIC CORPORATIONInventor: Masato Maede
-
Publication number: 20100327325Abstract: A charge transfer device formed in a semiconductor substrate and including an array of electrodes distributed in rows and columns, wherein: each electrode is formed in a cavity with insulated walls formed of a groove which generally extends in the row direction, having a first end closer to an upper row and a second end closer to a lower row; and the electrodes of two adjacent rows are symmetrical with respect to a plane orthogonal to the sensor and comprising the direction of a row.Type: ApplicationFiled: June 23, 2010Publication date: December 30, 2010Applicant: STMicroelectronics (Crolles 2) SASInventor: François Roy
-
Publication number: 20100327326Abstract: A charge-coupled unit formed in a semiconductor substrate and including an array of identical electrodes forming rows and columns, wherein: each electrode extends in a cavity with insulated walls formed of a groove, oriented along a row, dug into the substrate thickness, and including, at one of its ends, a protrusion extending towards at least one adjacent row.Type: ApplicationFiled: June 23, 2010Publication date: December 30, 2010Applicant: STMicroelectronics (Crolles 2) SASInventor: François Roy
-
Publication number: 20100327327Abstract: A charge transfer device formed in a semiconductor substrate and including an array of electrodes forming rows and columns, wherein: the electrodes extend, in rows, in successive grooves with insulated walls, disposed in the substrate thickness and parallel to the charge transfer direction.Type: ApplicationFiled: June 23, 2010Publication date: December 30, 2010Applicant: STMicroelectronics (Crolles 2) SASInventor: François Roy
-
Publication number: 20100327328Abstract: A solid-state imaging device includes: a semiconductor substrate having a plurality of vertical transfer channel regions and a plurality of photoelectric conversion regions arranged in a matrix; a plurality of vertical transfer electrodes, each constructed of a gate electrode and a first metal light-shielding film, formed via a gate insulating film; a transparent insulating film formed in gaps existing between the vertical transfer electrodes above the vertical transfer channel regions; and a second metal light-shielding film formed via a first interlayer insulating film to cover at least the vertical transfer channel regions.Type: ApplicationFiled: September 3, 2010Publication date: December 30, 2010Applicant: PANASONIC CORPORATIONInventor: Tohru YAMADA
-
Publication number: 20100327329Abstract: According to one embodiment, a semiconductor device includes a transistor, an element isolation insulating film, and a metal silicide layer. The transistor contains a gate electrode and an epitaxial crystal layer. The epitaxial crystal layer is formed on at least one side of the gate electrode in the semiconductor substrate and includes a facet having a different plane direction from a principal plane of the semiconductor substrate. The element isolation insulating film contains a lower layer and an upper layer. A horizontal distance between the upper layer and the gate electrode is smaller than a horizontal distance between the lower layer and the gate electrode. A part of the upper layer contacts with the facet. The metal silicide layer is formed on an upper surface of the epitaxial crystal layer and on a region of the facet above a contact portion of the facet with the upper layer.Type: ApplicationFiled: June 16, 2010Publication date: December 30, 2010Inventor: Hiroshi ITOKAWA
-
Publication number: 20100327330Abstract: A semiconductor device in which a first insulated gate field effect transistor (1) is connected in series with a second field effect transistor, FET, (2), wherein the second field effect transistor (2) has a heavily doped source region (19A) which is electrically connected to a heavily doped drain contact region (191) of the first insulated gate field effect transistor, and further that the breakthrough voltage of the first insulated gate field effect transistor (1) is higher than the pinch voltage, Vp, of the second field effect transistor (2).Type: ApplicationFiled: April 3, 2009Publication date: December 30, 2010Inventor: Klas-Hakan Eklund
-
Publication number: 20100327331Abstract: The present invention proposes a dummy metal fill structure which makes it possible to reduce variations in transistor characteristics as much as possible even if mask misalignment occurs, as well as to ensure the intended planarizing effect of the metal CMP process. The dummy metal fill formed above the gate electrode extends in the gate length direction with both ends thereof protruding from a region corresponding to the gate electrode. Even if a mask for forming a wiring layer is misaligned and the position of the dummy metal fill is misaligned from an intended position, the shape of the dummy metal fill within a region of the gate electrode is kept symmetric with respect to the center of the gate electrode.Type: ApplicationFiled: September 2, 2010Publication date: December 30, 2010Applicant: PANASONIC CORPORATIONInventor: Akio KIYOTA
-
Publication number: 20100327332Abstract: A solid state imaging device having a pixel area in which a plurality of light receiving elements are arranged, and a peripheral circuit area adjacent to the pixel area includes: a semiconductor substrate 102 of a first conductivity type or a second conductivity type; a first semiconductor layer 103 of the first conductivity type provided on the semiconductor substrate 102, where the first semiconductor layer 103 is lower in impurity concentration than the semiconductor substrate 102; first impurity regions 104 of the second conductivity type provided in upper portions of the first semiconductor layer 103 in the pixel area; second impurity regions 105 of the first conductivity type provided between the plurality of the first impurity regions 104 adjacent to each other in the pixel area and in the peripheral circuit area; and third impurity regions 106 of the first conductivity type expanded from a position directly under the second impurity regions 105 toward the semiconductor substrate 102 in the pixel area.Type: ApplicationFiled: June 29, 2009Publication date: December 30, 2010Inventors: Toru Okino, Mitsuyoshi Mori, Kazuo Jujiwara
-
Publication number: 20100327333Abstract: A spin transport device which comprises a channel, first and second insulating layers, a magnetization fixed layer, a magnetization free layer, first and second wirings, and satisfies at least one of following conditions A and B, Condition A: The first wiring includes a vertical portion which extends in a thickness direction of the magnetization fixed layer on the magnetization fixed layer, and a horizontal portion which extends from the vertical portion that is apart from the magnetization fixed layer side in a direction crossing the thickness direction of the magnetization fixed layer, and Condition B: The second wiring includes a vertical portion which extends in a thickness direction of the magnetization free layer on the magnetization free layer, and a horizontal portion which extends from the vertical portion that is apart from the magnetization free layer side in a direction crossing the thickness direction of the magnetization free layer.Type: ApplicationFiled: June 23, 2010Publication date: December 30, 2010Applicant: TDK CORPORATIONInventors: Tomoyuki Sasaki, Tohru Oikawa, Katsumichi Tagami
-
Publication number: 20100327334Abstract: Some embodiments include apparatus and methods having a base; a memory cell including a body, a source, and a drain; and an insulation material electrically isolating the body, the source, and the drain from the base, where the body is configured to store information. The base and the body include bulk semiconductor material. Additional apparatus and methods are described.Type: ApplicationFiled: June 25, 2009Publication date: December 30, 2010Inventor: Paul Grisham
-
Publication number: 20100327335Abstract: Electrical device structures constructed in an isolated p-well that is wholly contained within a core n-well. Methods of forming electrical devices within an isolated p-well that is wholly contained within a core n-well using a baseline CMOS process flow.Type: ApplicationFiled: June 28, 2010Publication date: December 30, 2010Applicant: TEXAS INSTRUMENTS INCORPORATEDInventors: Kamel BENAISSA, Greg C. BALDWIN
-
Publication number: 20100327336Abstract: Disclosed are embodiments for a container capacitor structure in which at least two container capacitors, e.g., an inner and outer container capacitor, are made concentric and nested with respect to one another. The nested capacitors are formed in one embodiment by defining a hole in a dielectric layer for the nested container capacitors in the vicinity of two capacitor contact plugs. An outer capacitor plate is formed by etching back poly 1 to leave it substantially on the vertical edges of the hole and in contact with one of the plugs. At least one sacrificial sidewall is formed on the poly 1, and poly 2 is deposited over the sidewalls to form an inner capacitor plate in contact with the other plug. The structure is planarized, the sacrificial sidewalls are removed, a capacitor dielectric is formed, and is topped with poly 3. Additional structures such as a protective layer (to prevent poly 1-to-poly 2 shorting) and a conductive layer (to strap the plugs to their respective poly layers) can also be used.Type: ApplicationFiled: September 3, 2010Publication date: December 30, 2010Applicant: Micron Technology, Inc.Inventor: Werner Juengling
-
Publication number: 20100327337Abstract: A semiconductor memory device has an asymmetric buried gate structure with a stepped top surface and a method for fabricating the same. The method for fabricating the semiconductor memory device includes: etching a predetermined region of a semiconductor substrate to form an isolation layer defining an active region; forming a recess within the active region; forming a metal layer filling the recess; asymmetrically etching the metal layer to form an asymmetric gate having a stepped top surface at a predetermined portion of the recess; and forming a capping oxide layer filling a remaining portion of the recess where the asymmetric gate is not formed, thereby obtaining an asymmetric buried gate including the asymmetric gate and the capping oxide layer.Type: ApplicationFiled: December 30, 2009Publication date: December 30, 2010Applicant: Hynix Semiconductor Inc.Inventor: Hee Jung YANG
-
Publication number: 20100327338Abstract: A semiconductor memory device includes a first select transistor, first stepped portion, and a first contact plug. The first select transistor is formed on a side of an upper surface of a substrate and has a first multi-layer gate. The first stepped portion is formed by etching the substrate adjacent to the first multi-layer gate of the first select transistor such that the first stepped portion forms a cavity in the upper surface of the substrate. The first contact plug is formed in the first stepped portion.Type: ApplicationFiled: September 14, 2010Publication date: December 30, 2010Inventor: Toshitake YAEGASHI
-
Publication number: 20100327339Abstract: A semiconductor memory device provided with a cell array section and a peripheral circuit section, the device includes: a back gate electrode; a stacked body provided on the back gate electrode; a plurality of semiconductor pillars extending in a stacking direction; connection members, each of the connection members connecting one of the semiconductor pillars to another one of the semiconductor pillars; a back-gate electrode contact applying a potential to the back gate electrode; a gate electrode provided in the peripheral circuit section; and a gate electrode contact applying a potential to the gate electrode, the back gate electrode and the gate electrode respectively including: a lower semiconductor layer; a conductive layer provided on the lower semiconductor layer; and an upper semiconductor layer provided on the conductive layer, the connection members being provided in or on the upper semiconductor layer, the back-gate electrode contact and the gate electrode contact being in contact with the conductiType: ApplicationFiled: March 22, 2010Publication date: December 30, 2010Applicant: KABUSHIKI KAISHA TOSHIBAInventors: Hiroyasu TANAKA, Ryota Katsumata, Hideaki Aochi, Masaru Kito, Yoshiaki Fukuzumi, Masaru Kidoh, Yosuke Komori, Megumi Ishiduki, Junya Matsunami, Tomoko Fujiwara, Ryouhei Kirisawa, Yoshimasa Mikajiri, Shigeto Oota
-
Publication number: 20100327340Abstract: According to one embodiment, a nonvolatile semiconductor memory device includes a stacked structural unit, a semiconductor pillar, a memory layer, an inner insulating film, an outer insulating film and a cap insulating film. The unit includes a plurality of electrode films stacked alternately in a first direction with a plurality of inter-electrode insulating films. The pillar pierces the stacked structural unit in the first direction. The memory layer is provided between the electrode films and the semiconductor pillar. The inner insulating film is provided between the memory layer and the semiconductor pillar. The outer insulating film is provided between the memory layer and the electrode films. The cap insulating film is provided between the outer insulating film and the electrode films, and the cap insulating film has a higher relative dielectric constant than the outer insulating film.Type: ApplicationFiled: June 23, 2010Publication date: December 30, 2010Applicant: KABUSHIKI KAISHA TOSHIBAInventors: Shigeto OOTA, Yoshimasa Mikajiri, Masaru Kito, Ryouhei Kirisawa
-
Publication number: 20100327341Abstract: A nonvolatile semiconductor memory device includes first electrodes, a second and a third electrode, a first film, a first inter layer film, a second inter layer film, and a second film. The first electrodes each have a charge storage and a control electrode. The second and the third electrodes are formed above the semiconductor substrate. The first film is formed on each sidewall of the second and third electrodes and formed on the surface of the semiconductor substrate. The first inter layer film filled in a gap between the second and third electrodes. The second inter layer film filled in a gap between the first and second electrode. The second film is formed on the first to third gate electrodes, the first film and the first inter layer film, and a second inter layer insulating film to suppress diffusion of hydrogen atoms included in the first inter layer film.Type: ApplicationFiled: November 13, 2009Publication date: December 30, 2010Inventor: Atsuhiro SUZUKI
-
Publication number: 20100327342Abstract: In various embodiments, the invention relates to semiconductor structures, such as planar MOS structures, suitable as voltage clamp devices. Additional doped regions formed in the structures may improve over-voltage protection characteristics.Type: ApplicationFiled: June 29, 2009Publication date: December 30, 2010Inventors: Javier Salcedo, Alan Righter
-
Publication number: 20100327343Abstract: In various embodiments, the invention relates to bond pad structures including planar transistor structures operable as over-voltage clamps.Type: ApplicationFiled: January 12, 2010Publication date: December 30, 2010Applicant: Analog Devices, Inc.Inventors: Javier Salcedo, Alan Righter
-
Publication number: 20100327344Abstract: The present inventors have realized that manufacturability plays into optimization of power semiconductor devices in some surprising new ways. If the process window is too narrow, the maximum breakdown voltage will not be achieved due to doping variations and the like normally seen in device fabrication. Thus, among other teachings, the present application describes some ways to improve the process margin, for a given breakdown voltage specification, by actually reducing the maximum breakdown voltage. In one class of embodiments, this is done by introducing a vertical gradation in the density of fixed electrostatic charge, or in the background doping of the drift region, or both. Several techniques are disclosed for achieving this.Type: ApplicationFiled: May 28, 2010Publication date: December 30, 2010Applicant: MaxPower Semiconductor, Inc.Inventors: Amit Paul, Mohamed N. Darwish
-
Publication number: 20100327345Abstract: A semiconductor device includes a transistor with a substrate on which source and drain regions, both of a first conductivity type, and a channel region of a second conductivity type between the source and drain are formed, and a gate electrode formed in the channel region to bury a trench formed so the depth thereof changes intermittently in the width direction of the gate. In the channel region, each on a surface of the substrate and in a bottom portion of the trench, there are formed a second high-concentration region and a first high-concentration region, and the dopant concentration of the second conductivity type is higher than the dopant concentration of the second conductivity type in portions sideward from the trench. The dopant concentration of the second conductivity type in the first high-concentration region is higher than the dopant concentration of the second conductivity type in the second high-concentration region.Type: ApplicationFiled: June 22, 2010Publication date: December 30, 2010Applicant: RENESAS ELECTRONICS CORPORATIONInventor: Hiroshi KAWAGUCHI
-
Publication number: 20100327346Abstract: A semiconductor and a method for forming the same are disclosed. The method for forming the semiconductor device includes forming a buried gate on a semiconductor substrate including an active region, forming an insulating layer on the semiconductor substrate, selectively removing the insulating layer from at least an upper part of the active region, forming a bit line on an upper part between the buried gates formed on the active region, and forming a storage electrode contact that is formed at both sides of the bit line and has an extended lower part, so that prevents short circuiting between the storage electrode contact and the bit line, and improves contact resistance by enlarging a contact area between the storage electrode contact and the active region, so that unique characteristics of the semiconductor device are improved.Type: ApplicationFiled: December 30, 2009Publication date: December 30, 2010Applicant: Hynix Semiconductor Inc.Inventors: Mun Mo JEONG, Dong Geun Lee
-
Publication number: 20100327347Abstract: An electronic device including an integrated circuit can include a buried conductive region and a semiconductor layer overlying the buried conductive region, and a vertical conductive structure extending through the semiconductor layer and electrically connected to the buried conductive region. The integrated circuit can further include a doped structure having an opposite conductivity type as compared to the buried conductive region, lying closer to an opposing surface than to a primary surface of the semiconductor layer, and being electrically connected to the buried conductive region. The integrated circuit can also include a well region that includes a portion of the semiconductor layer, wherein the portion overlies the doped structure and has a lower dopant concentration as compared to the doped structure. In other embodiment, the doped structure can be spaced apart from the buried conductive region.Type: ApplicationFiled: June 30, 2009Publication date: December 30, 2010Inventors: Gary H. Loechelt, Gordon M. Grivna
-
Publication number: 20100327348Abstract: In a lateral-type power MOSFET, high breakdown voltage is achieved with suppressing to increase a cell pitch, and a feedback capacity and an ON resistance are decreased. An n? type silicon region having a high resistance to be a region of maintaining a breakdown voltage is vertically provided with respect to a main surface of an n+ type silicon substrate, and the n? type silicon region having the high resistance is connected to the n+ type silicon substrate. Also, a conductive substance is filled through an insulating substance inside a trench formed to reach the n+ type silicon substrate from the main surface of the n+ type silicon substrate so as to contact with the n? type silicon region having the high resistance, and the conductive substance is electrically connected to a source electrode.Type: ApplicationFiled: June 18, 2010Publication date: December 30, 2010Applicant: RENESAS ELECTRONICS CORPORATIONInventors: Takayuki HASHIMOTO, Takashi HIRAO, Noboru AKIYAMA
-
Publication number: 20100327349Abstract: In a semiconductor device having an LDMOSFET, a source electrode is at the back surface thereof. Therefore, to reduce electric resistance between a source contact region in the top surface and the source electrode at the back surface, a poly-silicon buried plug is provided which extends from the upper surface into a P+-type substrate through a P-type epitaxial layer, and is heavily doped with boron. Dislocation occurs in a mono-crystalline silicon region around the poly-silicon buried plug to induce a leakage failure. The semiconductor device has a silicon-based plug extending through the boundary surface between first and second semiconductor layers having different impurity concentrations. At least the inside of the plug is a poly-crystalline region. Of the surface of the poly-crystalline region, the portions located on both sides of the foregoing boundary surface in adjacent relation thereto are each covered with a solid-phase epitaxial region.Type: ApplicationFiled: June 8, 2010Publication date: December 30, 2010Applicant: RENESAS ELECTRONICS CORPORATIONInventors: Hiroyuki ARIE, Nobuaki UMEMURA, Nobuyoshi HATTORI, Nobuto NAKANISHI, Kimio HARA, Kyoya NITTA, Makoto ISHIKAWA
-
Publication number: 20100327350Abstract: An electronic device, including an integrated circuit, can include a buried conductive region and a semiconductor layer overlying the buried conductive region, wherein the semiconductor layer has a primary surface and an opposing surface lying closer to the buried conductive region. The electronic device can also include a first doped region and a second doped region spaced apart from each other, wherein each is within the semiconductor layer and lies closer to primary surface than to the opposing surface. The electronic device can include current-carrying electrodes of transistors. A current-carrying electrode of a particular transistor includes the first doped region and is a source or an emitter and is electrically connected to the buried conductive region. Another current-carrying electrode of a different transistor includes the second doped region and is a drain or a collector and is electrically connected to the buried conductive region.Type: ApplicationFiled: June 30, 2009Publication date: December 30, 2010Inventors: Gary H. Loechelt, Gordon M. Grivna
-
Publication number: 20100327351Abstract: An object is to reduce the resistance of each member included in a transistor, to improve ON current of the transistor, and to improve performance of an integrated circuit. A semiconductor device including an n-channel FET and a p-channel FET which are provided over a single crystal semiconductor substrate with an insulating layer provided therebetween and are isolated by an element isolation insulating layer. In the semiconductor device, each FET includes a channel formation region including a semiconductor material, a conductive region which is in contact with the channel formation region and includes the semiconductor material, a metal region in contact with the conductive region, a gate insulating layer in contact with the channel formation region, a gate electrode in contact with the gate insulating layer, and a source or drain electrode partly including the metal region.Type: ApplicationFiled: June 23, 2010Publication date: December 30, 2010Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.Inventor: Shunpei YAMAZAKI
-
Publication number: 20100327352Abstract: An object is to reduce the resistance of each member included in a transistor, to improve ON current of the transistor, and to improve performance of an integrated circuit. A semiconductor device including an n-channel FET and a p-channel FET which are provided over a single crystal semiconductor substrate with an insulating layer interposed therebetween and are isolated by an element isolation insulating layer. In the semiconductor device, each FET includes a channel formation region including a semiconductor material, a conductive region which is in contact with the channel formation region and includes the semiconductor material, a metal region in contact with the conductive region, a gate insulating layer in contact with the channel formation region, a gate electrode in contact with the gate insulating layer, and a source or drain electrode partly including the metal region.Type: ApplicationFiled: June 23, 2010Publication date: December 30, 2010Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.Inventor: Shunpei YAMAZAKI
-
Publication number: 20100327353Abstract: A gate electrode 14 of a thin film transistor 100 included in a semiconductor device of the present invention is constituted of a single conductive film. A semiconductor layer 10 includes a first lightly doped impurity region which is provided between the channel region 12 and the source region 15 and which has a lower impurity concentration than those of the source and drain regions 15, and a second lightly doped impurity region which is provided between the channel region 12 and the drain region 15 and which has a lower impurity concentration than those of the source and drain regions 15. The entirety of one of the first and second lightly doped impurity regions (region 16a) extends under the gate electrode, and the other of the first and second lightly doped impurity regions (region 16b) does not extend under the gate electrode.Type: ApplicationFiled: January 20, 2009Publication date: December 30, 2010Inventors: Atsushi Shoji, Isao Nakanishi, Kazushige Hotta
-
Publication number: 20100327354Abstract: Methods and apparatus for producing a thin film transistor (TFT) result in: a glass or glass ceramic substrate; a single crystal semiconductor layer; a source structure disposed on the single crystal semiconductor layer; a drain structure disposed on the single crystal semiconductor layer; and a gate structure located with respect to the drain structure defining a lightly doped drain region therein, wherein a lateral length of the lightly doped drain region is such that the TFT exhibits a relatively low carrier mobility and moderate sub-threshold slope suitable for OLED display applications.Type: ApplicationFiled: January 27, 2009Publication date: December 30, 2010Inventors: Jin Jang, Carlo Anthony Kosik Williams, ChuanChe Wang
-
Publication number: 20100327355Abstract: This invention provides thin film devices that have been processed on their front- and backside. The devices include an active layer that is sufficiently thin to be mechanically flexible. Examples of the devices include back-gate and double-gate field effect transistors, double-sided bipolar transistors and 3D integrated circuits.Type: ApplicationFiled: September 8, 2010Publication date: December 30, 2010Inventors: Hao-Chih Yuan, Guogong Wang, Mark A. Eriksson, Paul G. Evans, Max G. Lagally, Zhenqiang Ma
-
Publication number: 20100327356Abstract: The present invention provides a high speed and low power consumption LSI operable in a wide temperature range in which a MOS transistor having back gates is used specifically according to operating characteristics of a circuit. In the LSI, an FD-SOI structure having an embedded oxide film layer is used and a lower semiconductor region of the embedded oxide film layer is used as a back gate. A voltage for back gates in the logic circuits. having a small load in the logic circuit block is controlled in response to activation of the block from outside of the block. Transistors, in which the gate and the back gate are connected to each other, are used for the circuit generating the back gate driving signal, and logic circuits having a heavy load such as circuit block output section, and the back gates are directly controlled according to the gate input signal.Type: ApplicationFiled: September 2, 2010Publication date: December 30, 2010Inventors: Takayuki KAWAHARA, Masanao YAMAOKA
-
Publication number: 20100327357Abstract: A semiconductor device and a method for fabricating the same. A plurality of gate patterns are formed over a first-conductivity type silicon layer of a silicon-on-insulator semiconductor substrate including a buried insulation layer, so as to be separated from each other. A plurality of silicon bodies are formed under the gate patterns, by removing a portion of the first-conductivity type silicon layer exposed between the gate patterns. A plurality of polysilicon spacers are formed over a sidewall of the silicon bodies, and each contains a second-conductivity type dopant. A contact plug is electrically connected to at least one of the polysilicon spacers.Type: ApplicationFiled: May 3, 2010Publication date: December 30, 2010Inventor: Tae Su Jang
-
Publication number: 20100327358Abstract: The PN junction of a substrate diode in a sophisticated semiconductor device may be formed on the basis of an embedded in situ N-doped semiconductor material thereby providing superior diode characteristics. For example, a silicon/carbon semiconductor material may be formed in a cavity in the substrate material, wherein the size and shape of the cavity may be selected so as to avoid undue interaction with metal silicide material.Type: ApplicationFiled: June 24, 2010Publication date: December 30, 2010Inventors: Stephan Kronholz, Roman Boschke, Vassilios Papageorgiou, Maciej Wiatr
-
Publication number: 20100327359Abstract: In a power MISFET having a trench gate structure with a dummy gate electrode, a technique is provided for improving the performance of the power MISFET, while preventing electrostatic breakdown of a gate insulating film therein. A power MISFET having a trench gate structure with a dummy gate electrode, and a protective diode are formed on the same semiconductor substrate. The protective diode is provided between a source electrode and a gate interconnection. In a manufacturing method of such a semiconductor device, a polycrystalline silicon film for the dummy gate electrode and a polycrystalline silicon film for the protective diode are formed simultaneously. A source region of the power MISFET and an n+-type semiconductor region of the protective diode are formed in the same step.Type: ApplicationFiled: September 1, 2010Publication date: December 30, 2010Inventors: Yoshito NAKAZAWA, Yuji Yatsuda
-
Publication number: 20100327360Abstract: A MUGFET and method of manufacturing a MUGFET is shown. The method of manufacturing the MUGFET includes forming temporary spacer gates about a plurality of active regions and depositing a dielectric material over the temporary spacer gates, including between the plurality of active regions. The method further includes etching portions of the dielectric material to expose the temporary spacer gates and removing the temporary spacer gates, leaving a space between the active regions and a remaining portion of the dielectric material. The method additionally includes filling the space between the active regions and above the remaining portion of the dielectric material with a gate material.Type: ApplicationFiled: June 25, 2009Publication date: December 30, 2010Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Brent A. ANDERSON, Edward J. NOWAK
-
Publication number: 20100327361Abstract: An integrated circuit is disclosed containing two types of MOS transistors of the same polarity, oriented perpendicularly to each other, formed by concurrent halo ion, LDD ion and/or S/D ion implant processes using angled, rotated sub-implants which vary the tilt angle, dose and/or energy between rotations. Implanted halo, LDD and/or S/D source and drain regions formed by angled subimplants may have different extents of overlap with, or lateral separation from, gates of the two types of transistors, producing transistors with two different sets of electrical properties. A process for concurrently fabricating the two types of transistors is also disclosed.Type: ApplicationFiled: June 26, 2009Publication date: December 30, 2010Inventors: KAMEL BENAISSA, Greg C. Baldwin, Shaofeng Yu
-
Publication number: 20100327362Abstract: In sophisticated semiconductor devices, non-insulating materials with extremely high internal stress level may be used in the contact level in order to enhance performance of circuit elements, such as field effect transistors, wherein the non-insulating material may be appropriately “encapsulated” by dielectric material. Consequently, a desired high strain level may be obtained on the basis of a reduced layer thickness, while still providing the insulating characteristics required in the contact level.Type: ApplicationFiled: June 25, 2010Publication date: December 30, 2010Inventors: Ralf Richter, Hartmut Ruelke, Joerg Hohage
-
Publication number: 20100327363Abstract: Sidewalls are formed on side surfaces of fin-shaped active regions, and then substrate regions surrounded by a device isolation groove are formed, where the widths of each substrate region in a channel length direction and in a channel width direction are respectively larger than those of the active region. Next, the sidewalls are removed, the device isolation groove and regions between the active regions are filled with an insulator film, and the insulator film is etched such that upper surfaces of the substrate regions are exposed. Next, an impurity is implanted in an upper portion of the substrate regions to form a punch through stopper diffusion layer, thereby forming fin transistors.Type: ApplicationFiled: September 2, 2010Publication date: December 30, 2010Applicant: Panasonic CorporationInventor: Takashi NAKABAYASHI
-
Publication number: 20100327364Abstract: A semiconductor device includes: a substrate and an n-channel MIS transistor. The n-channel MIS transistor includes a p-type semiconductor region formed on the substrate, wherein a first source/drain region is formed in the p-type semiconductor region and separated from each other. The n-channel MIS transistor includes a first gate insulating film on the p-type semiconductor region between the first source/drain regions. The n-channel MIS transistor further includes a first gate electrode having a stack structure formed with a gate dielectric, a first metal layer and a first compound layer, the first metal layer having a thickness less than 2 nm and having a work function of 4.3 eV or smaller, the first metal layer being formed on the metallic layer having a work function larger than 4.4 eV and the first compound layer containing Al and a second metal that is different from the first metal.Type: ApplicationFiled: June 29, 2009Publication date: December 30, 2010Applicant: TOSHIBA AMERICA ELECTRONIC COMPONENTS, INC.Inventor: Yoshinori Tsuchiya
-
Publication number: 20100327365Abstract: A method of manufacturing a semiconductor device includes: forming a gate insulating film over a semiconductor substrate; forming a mask that has an opening at a position corresponding to the gate insulating film formed in an NMOSFET forming region and covers the gate insulating film; forming a first metal layer over the gate insulating film disposed in the NMOSFET forming region and the mask formed in a PMOSFET forming region; and performing a heat treatment to thermally diffuse a metal material forming the first metal layer into the gate insulating film formed in the NMOSFET forming region.Type: ApplicationFiled: May 28, 2010Publication date: December 30, 2010Applicant: RENESAS ELECTRONICS CORPORATIONInventor: TOSHIYUKI IWAMOTO