Patents Issued in January 23, 2014
-
Publication number: 20140021597Abstract: A package and integrated circuit assembly is configured to perform signal conditioning on a signal. The assembly includes a line card having line card contacts that correspond to conductors in the line card connector. Two or more integrated circuits are configured to perform signal conditioning on the signal and the two or more integrated circuits are configured within a package into at least a first row and a second row on the package. The package includes a grid array of bonding pads to electrically connect to the two or more integrated circuits through bond wires or down bonds such that the structure of the grid array corresponds in physical arrangement or bond pad pitch to the line card contacts. This assembly also includes an electrical connection from the two or more integrated circuits to the line card through the package.Type: ApplicationFiled: July 11, 2013Publication date: January 23, 2014Inventors: Atul K. Gupta, Ryan S. Latchman, Marek S. Tlalka
-
Publication number: 20140021598Abstract: In an embodiment, there is provided a packaging arrangement comprising a substrate; a multi-memory die coupled to the substrate, wherein the multi-memory die comprises multiple individual memory dies, and each of the multiple individual memory dies is defined as an individual memory die within a wafer of semiconductor material during production of memory dies, and the multi-memory die is created by singulating the wafer of semiconductor material into memory dies, where at least one of the memory dies is the multi-memory die that includes the multiple individual memory dies that are still physically connected together; and a semiconductor die coupled to the multi-memory die and the substrate, wherein the semiconductor die is configured as a system on a chip, wherein at least one of the multi-memory die and the semiconductor die is attached to the substrate.Type: ApplicationFiled: July 22, 2013Publication date: January 23, 2014Applicant: Marvell World Trade Ltd.Inventor: Sehat Sutardja
-
Publication number: 20140021599Abstract: A three-dimensional integrated circuit is disclosed, including a first interposer including through substrate vias (TSV) therein and circuits thereon; a plurality of first active dies disposed on a first side of the first interposer, a plurality of first intermediate interposers, each including through substrate vias (TSV), disposed on the first side of the first interposer, and a second interposer including through substrate vias (TSV) therein and circuits thereon supported by the first intermediate interposers.Type: ApplicationFiled: July 19, 2012Publication date: January 23, 2014Applicant: NANYA TECHNOLOGY CORPORATIONInventor: Tsai-Yu Huang
-
Publication number: 20140021600Abstract: An integrated circuit (IC) chip is disclosed including a plurality of metal vertical interconnect accesses (vias) in a back end of line (BEOL) layer, a redistribution layer (RDL) on the BEOL layer, the BEOL layer having a plurality of bond pads, each bond pad connected to at least one corresponding metal via through the RDL; and a solder bump connected to each bond pad, wherein each solder bump is laterally offset from the corresponding metal via connected to the bond pad towards a center of the IC chip by an offset distance, wherein the offset distance is non-uniform across the IC chip. In one embodiment, the offset distance for each solder bump is proportionate to a distance between the center of the IC chip and the center of the corresponding solder bump pad structure for that solder bump.Type: ApplicationFiled: July 20, 2012Publication date: January 23, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Timothy H. Daubenspeck, Brian M. Erwin, Jeffrey P. Gambino, Wolfgang Sauter, George J. Scott
-
Publication number: 20140021601Abstract: A semiconductor manufacturing method includes providing a carrier; forming a first photoresist layer; forming plural core portions; removing the first photoresist layer; forming a second photoresist layer; forming a plurality of connection portions, each of the plurality of connection portions includes a first connection layer and a second connection layer and connects to each of the core portions to form a hybrid bump, wherein each of the first connection layers comprises a base portion, a projecting portion and an accommodating space, each base portion comprises an upper surface, each projecting portion is protruded to the upper surface and located on top of each core portion, each accommodating space is located outside each projecting portion, the second connection layers cover the projecting portions and the upper surfaces, and the accommodating spaces are filled by the second connection layers; removing the second photoresist layer to reveal the hybrid bumps.Type: ApplicationFiled: October 4, 2012Publication date: January 23, 2014Applicant: CHIPBOND TECHNOLOGY CORPORATIONInventors: Chih-Ming Kuo, Lung-Hua Ho, Shih-Chieh Chang, Chia-Yeh Huang, Chin-Tang Hsieh
-
Publication number: 20140021602Abstract: A substrate for a semiconductor package includes: a first dielectric having a first surface and a second surface which faces away from the first surface and possesses waveform shaped portions, and formed with first holes penetrating the first and second surfaces; and circuit traces formed over the second surface of the first dielectric and having waveform shaped portions disposed over the waveform shaped portions of the second surface of the first dielectric. The waveform shaped portions of the second surface of the first dielectric and the waveform shaped portions of the circuit traces form a stress-resistant structure.Type: ApplicationFiled: March 15, 2013Publication date: January 23, 2014Applicant: SK HYNIX INC.Inventor: Jong Hoon KIM
-
Publication number: 20140021603Abstract: A semiconductor die, which includes a first semiconductor device, a first passivation layer, and a first interconnect bump, is disclosed. The first passivation layer is over the first semiconductor device, which includes a first group of device fingers. The first interconnect bump is thermally and electrically connected to each of the first group of device fingers. Additionally, the first interconnect bump protrudes through a first opening in the first passivation layer.Type: ApplicationFiled: July 23, 2013Publication date: January 23, 2014Applicant: RF Micro Devices, Inc.Inventors: Thomas Scott Morris, Michael Meeder
-
Publication number: 20140021604Abstract: Disclosed herein is a device that includes first and second spaced-apart conductive pads positioned in a layer of insulating material, first and second under-bump metallization layers that are conductively coupled to the first and second conductive pads, respectively, and first and second spaced-apart conductive bumps that are conductively coupled to the first and second under-bump metallization layers, respectively. Additionally, the device includes, among other things, a passivation layer positioned above the layer of insulating material between the first and second spaced-apart conductive bumps, and a protective layer positioned on the passivation layer, wherein the protective layer extends between and contacts the first and second under-bump metallization layers, the material of the protective layer being one of silicon dioxide, silicon oxyfluoride (SiOF), silicon nitride (SiN), and silicone carbon nitride (SiCN).Type: ApplicationFiled: September 27, 2013Publication date: January 23, 2014Applicant: GLOBALFOUNDRIES Inc.Inventors: Frank Kuechenmeister, Lothar Lehmann, Alexander Platz, Gotthard Jungnickel, Sven Kosgalwies
-
Publication number: 20140021605Abstract: Package on package (PoP) devices and methods of packaging semiconductor dies are disclosed. A PoP device includes a first packaged die and a second packaged die coupled to the first packaged die. Metal stud bumps are disposed between the first packaged die and the second packaged die. The metal stud bumps include a stick region, a first ball region coupled to a first end of the stick region, and a second ball region coupled to a second end of the stick region. The metal stud bumps include a portion that is partially embedded in a solder joint.Type: ApplicationFiled: July 18, 2012Publication date: January 23, 2014Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventors: Chen-Hua Yu, Yung Ching Chen, Chien-Hsun Lee, Jiun Yi Wu, Mirng-Ji Lii, Ming-Da Cheng
-
Publication number: 20140021606Abstract: A solder structure for joining an IC chip to a package substrate, and method of forming the same are disclosed. In an embodiment, a structure is formed which includes a wafer having a plurality of solder structures disposed above the wafer. A ball limiting metallurgy (BLM) layer disposed beneath each of the solder structures, above the wafer. At least one of the plurality of solder structures has a first composition, and at least another of the plurality of solder structures has a second composition.Type: ApplicationFiled: July 19, 2012Publication date: January 23, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Charles L. Arvin, Wolfgang Sauter, Jennifer D. Schuler
-
Publication number: 20140021607Abstract: An integrated circuit (IC) chip including solder structures for connection to a package substrate, an IC chip package, and a method of forming the same are disclosed. In an embodiment, an IC chip is provided comprising a wafer having a plurality of solder structures disposed above the wafer. A ball limiting metallurgy (BLM) layer is disposed between each of the plurality of solder structures and the wafer. At least one of the plurality of solder structures has a first diameter and a first height, and at least one other solder structure has a second diameter and a second height. The differing heights and volumes of solder structures facilitate solder volume compensation for chip join improvement on the IC chip side rather than the package side.Type: ApplicationFiled: July 19, 2012Publication date: January 23, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Charles L. Arvin, Eric D. Perfecto, Wolfgang Sauter, Jennifer D. Schuler
-
Publication number: 20140021608Abstract: A semiconductor package includes a first semiconductor chip including a first chip pad located on an upper surface thereof, a second semiconductor chip offset-stacked on the upper surface of the first semiconductor chip and including a second chip pad located on an upper surface thereof, a chip coupling ball located on a first board pad of the first semiconductor chip, a chip coupling bump located on a second board pad of the second semiconductor chip, and a chip connection wire connecting the chip coupling ball and the chip coupling bump. The chip connection wire has a chip connection curve part with a reverse curve shape.Type: ApplicationFiled: May 6, 2013Publication date: January 23, 2014Applicant: Samsunung Electronics., Ltd.Inventor: KEUN-HO CHOI
-
Publication number: 20140021609Abstract: A wiring substrate includes: a substrate; an insulator formed in the substrate and having a through hole; an electrode formed in the substrate and provided within the through hole; and a conductor bonded to the electrode and provided within the through hole, wherein the through hole has a shape that is widened toward a direction away from the substrate, and the conductor is configured to cover the entire top surface of the electrode and has a shape that is widened toward the direction away from the substrate.Type: ApplicationFiled: June 18, 2013Publication date: January 23, 2014Inventors: Taiga Fukumori, Daisuke Mizutani, Mamoru Kurashina
-
Publication number: 20140021610Abstract: A chip package is provided, the chip package including: first encapsulation structure; first passivation layer formed over first encapsulation structure and first electrically conductive layer formed over first passivation layer; at least one chip arranged over first electrically conductive layer and passivation layer wherein at least one chip contact pad contacts first electrically conductive layer; at least one cavity formed in first encapsulation structure, wherein at least one cavity exposes a portion of first passivation layer covering at least one chip contact pad; second encapsulation structure disposed over first encapsulation structure and covering at least one cavity, wherein a chamber region over at least one chip contact pad is defined by at least one cavity and second encapsulation structure; wherein second encapsulation structure includes an inlet and outlet connected to chamber region, wherein inlet and outlet control an inflow and outflow of heat dissipating material to and from chamber regionType: ApplicationFiled: July 23, 2012Publication date: January 23, 2014Applicant: INFINEON TECHNOLOGIES AGInventors: Carsten VON KOBLINSKI, Michael KNABL, Ursula MEYER, Francisco Javier SANTOS RODRIGUEZ, Alexander BREYMESSER, Andre BROCKMEIER
-
Publication number: 20140021611Abstract: The present disclosure is directed to a method of manufacturing an interconnect structure in which a low-k dielectric layer is formed over a semiconductor substrate followed by formation of a copper or copper alloy layer over the low-k dielectric layer. The copper or copper alloy layer is patterned and etched to form a copper body having recesses, which are then filled with a low-k dielectric material. The method allows for formation of a damascene structures without encountering the various problems presented by non-planar features and by porus low-K dielectric damage.Type: ApplicationFiled: July 17, 2012Publication date: January 23, 2014Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.Inventors: Ming Han Lee, Hai-Ching Chen, Hsiang-Huan Lee, Tien-I Bao, Chi-Lin Teng
-
Publication number: 20140021612Abstract: A semiconductor device and a fabricating process for the same are provided. The semiconductor device includes a base layer having a part of a reactive material; and a self-assembled protecting layer of a self-assembled molecule reacting with the reactive material formed over the part.Type: ApplicationFiled: July 19, 2012Publication date: January 23, 2014Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Chien-Hua HUANG, Chung-Ju Lee, Tsung-Min Huang
-
Publication number: 20140021613Abstract: A method for forming an interconnect structure includes forming a recess in a dielectric layer of a substrate. An adhesion barrier layer is formed to line the recess. A first stress level is present across a first interface between the adhesion barrier layer and the dielectric layer. A stress-reducing barrier layer is formed over the adhesion barrier layer. The stress-reducing barrier layer reduces the first stress level to provide a second stress level, less than the first stress level, across a second interface between the adhesion barrier layer, the stress-reducing barrier layer, and the dielectric layer. The recess is filled with a fill layer.Type: ApplicationFiled: July 20, 2012Publication date: January 23, 2014Applicant: GLOBALFOUNDRIES INC.Inventors: Vivian W. Ryan, Xunyuan Zhang, Paul R. Besser
-
Publication number: 20140021614Abstract: A device includes a first low-k dielectric layer, and a copper-containing via in the first low-k dielectric layer. The device further includes a second low-k dielectric layer over the first low-k dielectric layer, and an aluminum-containing metal line over and electrically coupled to the copper-containing via. The aluminum-containing metal line is in the second low-k dielectric layer.Type: ApplicationFiled: July 20, 2012Publication date: January 23, 2014Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventors: Chen-Hua Yu, Tien-I Bao
-
Publication number: 20140021615Abstract: The present disclosure is generally directed to multi-layer barrier layer stacks for interconnect structures that may be used to reduce mechanical stress levels between the interconnect structure and a dielectric material layer in which the interconnect structure is formed. One illustrative method disclosed herein includes forming a recess in a dielectric layer of a substrate and forming an adhesion barrier layer including an alloy of tantalum and at least one transition metal other than tantalum to line the recess, wherein forming the adhesion barrier layer includes creating a first stress level across a first interface between the adhesion barrier layer and the dielectric layer. The method also includes forming a stress-reducing barrier layer including tantalum over the adhesion barrier layer, wherein the stress-reducing barrier layer reduces the first stress level to a second stress level less than the first stress level, and filling the recess with a fill layer.Type: ApplicationFiled: February 19, 2013Publication date: January 23, 2014Inventors: Vivian W. Ryan, Xunyuan Zhang, Paul R. Besser
-
Publication number: 20140021616Abstract: A semiconductor structure is provided and includes a substrate having an edge surface and a device surface with a central area, a crack stop structure disposed on the device surface and a circuit structure including components disposed on the device surface in the central area and interconnects electrically coupled to the components. The interconnects are configured to extend from the central area to the edge surface while bridging over the crack stop structure.Type: ApplicationFiled: July 19, 2012Publication date: January 23, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Diego Anzola, Evan G. Colgan, Kevin K. Dezfulian, Daniel C. Edelstein, Mark C. H. Lamorey, Sampath Purushothaman, Thomas M. Shaw, Roy R. Yu
-
Publication number: 20140021617Abstract: A semiconductor substrate is provided, including: a substrate; a plurality of conductive through vias embedded in the substrate; a first dielectric layer formed on the substrate; a metal layer formed on the first dielectric layer; and a second dielectric layer formed on the metal layer. As such, when a packaging substrate is disposed on the second dielectric layer, the metal layer provides a reverse stress to balance thermal stresses caused by the first and second dielectric layers, thereby preventing warpage of the semiconductor substrate.Type: ApplicationFiled: November 15, 2012Publication date: January 23, 2014Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.Inventor: Siliconware Precision Industries Co., Ltd.
-
Publication number: 20140021618Abstract: To provide a semiconductor device having improved reliability by improving a coupling property between a semiconductor chip and a bonding wire. A redistribution layer is comprised of a Cu film, an Ni film, and a Pd film which have been formed successively from the side of a semiconductor substrate. The Pd film on the uppermost surface is used as an electrode pad and a bonding wire made of Cu is coupled to the upper surface of the Pd film. The thickness of the Pd film is made smaller than that of the Ni film and the thickness of the Ni film is made smaller than that of the Cu film. The Cu film, the Ni film, and the Pd film have the same pattern shape in a plan view.Type: ApplicationFiled: June 24, 2013Publication date: January 23, 2014Inventors: Hisao SHIGIHARA, Hiromi SHIGIHARA, Akira YAJIMA, Hiroshi TSUKAMOTO
-
Publication number: 20140021619Abstract: An integrated circuit chip includes a substrate; at least one inter-metal dielectric layer over the substrate; a topmost metal layer overlying the inter-metal dielectric layer; a bonding pad in the topmost metal layer, the bonding pad comprising a central thinner portion and a peripheral thicker portion surrounding the central thinner portion; and a passivation layer covering the peripheral thicker portion.Type: ApplicationFiled: October 1, 2013Publication date: January 23, 2014Applicant: MEDIATEK INC.Inventor: Yu-Hua Huang
-
Publication number: 20140021620Abstract: According to example embodiments of inventive concepts, a power device includes a semiconductor structure having a first surface facing a second surface, an upper electrode, and a lower electrode. The upper electrode may include a first contact layer that is on the first surface of the semiconductor structure, and a first bonding pad layer that is on the first contact layer and is formed of a metal containing nickel (Ni). The lower electrode may include a second contact layer that is under the second surface of the semiconductor structure, and a second bonding pad layer that is under the second contact layer and is formed of a metal containing Ni.Type: ApplicationFiled: January 11, 2013Publication date: January 23, 2014Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Baik-woo LEE, Young-hun BYUN, Seong-woon BOOH, Chang-mo JEONG
-
Publication number: 20140021621Abstract: A packaged semiconductor die has a die support mounting surface mounted to a die support having external connectors. A die connection pad surface opposite to die supporting mount surface has associated die connection pads that are circuit nodes of the semiconductor die. The die connection pad surface also has a power rail pad. The power rail pad has a surface area larger than surface areas of the die connection pads. Bond wires electrically couple the power rail pad to two or more of the die connection pads.Type: ApplicationFiled: July 17, 2012Publication date: January 23, 2014Applicant: FREESCALE SEMICONDUCTOR, INC.Inventors: Boon Yew Low, Navas Khan Oratti Kalandar, Lan Chu Tan
-
Publication number: 20140021622Abstract: A method of reducing white bump formation and dielectric cracking under controlled collapse chip connections (C4s). The method comprises fabricating a substrate having a plurality of metallization layers, one or more of the layers is of low k dielectric material. The substrate includes a plurality of attachment pads for the C4s. The fabricating comprises selectively forming at least a portion of the substrate with metal fill having a higher Young's modulus of elasticity than any of the one or more layers of low k dielectric material in portions of the substrate located beneath at least some of the attachment pads.Type: ApplicationFiled: July 20, 2012Publication date: January 23, 2014Applicant: international Business Machines CorporationInventors: Griselda Bonilla, Timothy H. Daubenspeck, Mark C.H. Lamorey, Howard S. Landis, Xiao Hu Liu, David L. Questad, Thomas M. Shaw, David B. Stone
-
Publication number: 20140021623Abstract: A method for forming electrical-contact interface regions on a wafer including a silicon-carbide substrate having a surface with at least one conductive region facing the surface. The method includes forming a first and a second resist layer; forming; removing portions of the second resist layer to form a through opening partially aligned to the conductive region; removing, selective portions of the first resist layer to expose the surface of the substrate; removing portions of the first resist layer that extend laterally staggered with respect to the through opening; depositing a nickel layer on the wafer to form a nickel region on the substrate in an area corresponding to the conductive region; removing the first and second resist layers; and carrying out a step of thermal treatment of the wafer to form nickel-silicide regions in electrical contact with the conductive region.Type: ApplicationFiled: June 24, 2013Publication date: January 23, 2014Inventor: Dario Tenaglia
-
Publication number: 20140021624Abstract: A semiconductor-device mounting structure includes a first semiconductor device and a plate-shaped second semiconductor device connected to the first semiconductor device. The first semiconductor device includes a flexible board, an electronic component, and a sealing resin. The flexible board includes a bendable flexible portion and a hard portion. The flexible portion is bent at a boundary with the hard portion, along a shape of the electronic component such that the flexible board covers the electronic component. The flexible board and the electronic component are sealed with the sealing resin. The first semiconductor device is provided vertical to the second semiconductor device such that the hard portion is provided parallel to the second semiconductor device.Type: ApplicationFiled: July 1, 2013Publication date: January 23, 2014Inventors: Takanori SEKIDO, Masato MIKAMI
-
Publication number: 20140021625Abstract: A wiring substrate includes an insulating layer including a reinforcement member and having a first surface and a second surface positioned on an opposite side of the first surface, an electrode pad exposed from the first surface, a layered body including first insulating layers and being formed on the second surface, the first insulating layers having a first insulating material as a main component, another layered body including second insulating layers and being formed on the layered body, the second insulating layers having a second insulating material as a main component, and another electrode pad exposed from a surface of the another layered body that is opposite to the layered body. The number of the first insulating layers is equal to that of the second insulating layers. The first insulating layers have a thermal expansion coefficient that is greater than that of the second insulating layers.Type: ApplicationFiled: July 8, 2013Publication date: January 23, 2014Inventors: Junichi NAKAMURA, Michiro OGAWA, Kazuhiro KOBAYASHI, Hiromi DENDA
-
Publication number: 20140021626Abstract: A liquid crystal display device (10) includes: gate wiring (501) formed on a substrate (500) and along a first direction; drain wiring (702) formed on the substrate (500) and along a second direction that is different from the first direction; a common electrode (900) formed so as to cover the drain wiring (702) through intermediation of an insulating film (800); and common wiring (901) formed on the common electrode (900) and along the drain wiring (702). The common wiring (901) is formed so that at least a part of the common wiring (901) overlaps with a region in which the drain wiring (702) is formed.Type: ApplicationFiled: July 22, 2013Publication date: January 23, 2014Applicant: Panasonic Liquid Crystal Display Co., Ltd.Inventors: Takao TAKANO, Yukio TAHARA
-
Publication number: 20140021627Abstract: A semiconductor device is provided with a semiconductor element having a plurality of electrodes, a plurality of terminals electrically connected to the plurality of electrodes, and a sealing resin covering the semiconductor element. The sealing resin covers the plurality of terminals such that a bottom surface of the semiconductor element in a thickness direction is exposed. A first terminal, which is one of the plurality of terminals, is disposed in a position that overlaps a first electrode, which is one of the plurality of electrodes, when viewed in the thickness direction. The semiconductor device is provided with a conductive connection member that contacts both the first terminal and the first electrode.Type: ApplicationFiled: April 2, 2012Publication date: January 23, 2014Applicant: ROHM CO., LTD.Inventors: Akihiro Kimura, Takeshi Sunaga
-
Publication number: 20140021628Abstract: A method is used with an IC device including a stack of dielectric/conductive layers to form interlayer connectors extending from a surface of the device to the conductive layers. Contact openings are created through a dielectric layer to a first conductive layer. N etch masks, with 2N?1 being less than W, 2N being greater than or equal to W, have spaced apart open etch regions and mask regions elsewhere. The stack of layers are etched only through W?1 contact openings to create extended contact openings extending to W?1 conductive layers; 2n?1 conductive layers are etched for up to half of the contact openings for each etch mask n=1, 2 . . . N. The contact openings are etched with different combinations of the etch masks' open etch regions. Interlayer connectors are formed in the contact openings.Type: ApplicationFiled: September 7, 2012Publication date: January 23, 2014Applicant: Macronix International Co., Ltd.Inventors: Yen-Hao Shih, Shih-Hung Chen, Teng-Hao Yeh, Chih-Wei Hu, Feng-Nien Tsai, Lo-Yueh Lin
-
Publication number: 20140021629Abstract: A method of fabricating a semiconductor package is provided, including: disposing a plurality of semiconductor elements on a carrier through an adhesive layer in a manner that a portion of the carrier is exposed from the adhesive layer; forming an encapsulant to encapsulate the semiconductor elements; removing the adhesive layer and the carrier to expose the semiconductor elements; and forming a build-up structure on the semiconductor elements. Since the adhesive layer is divided into a plurality of separated portions that will not affect each other due to expansion or contraction when temperature changes, the present invention prevents positional deviations of the semiconductor elements during a molding process, thereby increasing the alignment accuracy.Type: ApplicationFiled: October 18, 2012Publication date: January 23, 2014Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.Inventors: Chiang-Cheng Chang, Meng-Tsung Lee, Jung-Pang Huang, Shih-Kuang Chiu, Fu-Tang Huang
-
Publication number: 20140021630Abstract: In the present invention, discrete decoupling capacitors are mounted on the surface of an IC chip. Since a discrete capacitor can provide the capacitance of the magnitude ?F, the attached capacitors can serve as the local power reservoir to decouple the external power ground noise caused by wirebonds, packages, and other system components.Type: ApplicationFiled: January 7, 2013Publication date: January 23, 2014Applicant: Megica CorporationInventor: Mou-Shiung Lin
-
Publication number: 20140021631Abstract: A semiconductor device includes a supporting substrate; a semiconductor substrate that includes a first surface in which at least one layer is formed and a second surface that is positioned on an opposite side to the first surface, and is pasted to a surface of the supporting substrate with adhesive such that the first surface faces the supporting substrate side; a protective film that is formed on the second surface of the semiconductor substrate and on a surface of the adhesive extending outwardly from a region between the supporting substrate and the semiconductor substrate, and including a perimeter part that is positioned outside a perimeter part of the adhesive, and positioned inside a perimeter part of the supporting substrate; and an electrode material that is formed so as to be embedded in a penetration hole that penetrates the protective film and the semiconductor substrate.Type: ApplicationFiled: February 25, 2013Publication date: January 23, 2014Applicant: Kabushiki Kaisha ToshibaInventors: Kazumichi TSUMURA, Kazuyuki HIGASHI
-
Publication number: 20140021632Abstract: A vertical type semiconductor device includes a pillar structure protruding from a top surface of a substrate of a cell array region. Word lines extend while surrounding the pillar structure. Word line contacts contact edges of the word lines functioning as pad portions. An insulating interlayer pattern is provided on the substrate of a peripheral circuit region, which is disposed at an outer peripheral portion of the cell array region. A first contact plug contacts the substrate of the peripheral circuit region. A second contact plug contacts a top surface of the first contact plug and has a top surface aligned on the same plane with the top surfaces of the word line contacts. The first and second contact plugs are stacked in the peripheral circuit region, so the failure of the vertical type semiconductor device is reduced.Type: ApplicationFiled: April 18, 2013Publication date: January 23, 2014Inventors: Jae-Goo LEE, Jin-Soo LIM
-
Publication number: 20140021633Abstract: An integrated circuit device including a through-silicon-via (TSV) structure and methods of manufacturing the same are provided. The integrated circuit device may include the TSV structure penetrating through a semiconductor structure. The TSV structure may include a first through electrode unit including impurities of a first concentration and a second through electrode unit including impurities of a second concentration greater than the first concentration.Type: ApplicationFiled: June 17, 2013Publication date: January 23, 2014Inventors: Do-Sun Lee, Kun-Sang Park, Byung-Lyul Park, Seong-min Son, Gil-heyun Choi
-
Publication number: 20140021634Abstract: A method includes providing a carrier having a first cavity, providing a dielectric foil with a metal layer attached to the dielectric foil, placing a first semiconductor chip in the first cavity of the carrier, and applying the dielectric foil to the carrier.Type: ApplicationFiled: July 17, 2013Publication date: January 23, 2014Inventors: Ivan Nikitin, Joachim Mahler
-
Publication number: 20140021635Abstract: A microelectronic package having a first bumpless build-up layer structure adjacent an active surface and sides of a microelectronic device and a second bumpless build-up layer structure adjacent a back surface of the microelectronic device, wherein conductive routes are formed through the first bumpless build-up layer from the microelectronic device active surface to conductive routes in the second bumpless build-up layer structure and wherein through-silicon vias adjacent the microelectronic device back surface and extending into the microelectronic device are electrically connected to the second bumpless build-up layer structure conductive routes.Type: ApplicationFiled: May 14, 2012Publication date: January 23, 2014Inventors: Eng Huat Goh, Hoay Tien Teoh
-
Publication number: 20140021636Abstract: A multilayer substrate includes a first outer conductive patterned layer, a first insulating layer exposing a portion of the first outer conductive patterned layer to define a first set of pads, a second outer conductive patterned layer, and a second insulating layer exposing a portion of the second outer conductive patterned layer to define a second set of pads. The multilayer substrate further includes inner layers each with an inner conductive patterned layer, multiple inner conductive posts formed adjacent to the inner conductive patterned layer, and an inner dielectric layer, where the inner conductive patterned layer and the inner conductive posts are embedded in the inner dielectric layer, and a top surface of each of the inner conductive posts is exposed from the inner dielectric layer.Type: ApplicationFiled: September 23, 2013Publication date: January 23, 2014Applicant: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventors: Yuan-Chang Su, Shih-Fu Huang, Chia-Cheng Chen, Tzu-Hui Chen, Kuang-Hsiung Chen, Pao-Ming Hsieh, Ming Chiang Lee, Bernd Karl Appelt
-
Publication number: 20140021637Abstract: A semiconductor device includes a semiconductor substrate, a doped zone, a polysilicon layer and an elongate plug structure. The doped zone is within the semiconductor substrate. The polysilicon layer is disposed in a trench electrically isolated from the semiconductor substrate by an insulating layer. The elongate plug structure extends in a lateral direction in or above the semiconductor substrate. The elongate plug structure provides electrical connection between the doped zone and the polysilicon layer.Type: ApplicationFiled: September 25, 2013Publication date: January 23, 2014Applicant: Infineon Technologies AGInventors: Walter Rieger, Franz Hirler, Martin Poelzl, Manfred Kotek
-
Publication number: 20140021638Abstract: A embedded integrated circuit package is provided, the embedded integrated circuit package including: at least one chip arranged over a chip carrier, the at least one chip including a plurality of chip contact pads; encapsulation material formed over the chip carrier and at least partially surrounding the at least one chip; a plurality of electrical interconnects formed through the encapsulation material, wherein each electrical interconnect is electrically connected to a chip contact pad; and a structure formed between the electrical interconnects of the embedded integrated circuit package, wherein the structure increases the creepage resistance between the electrical interconnects.Type: ApplicationFiled: July 18, 2012Publication date: January 23, 2014Applicant: INFINEON TECHNOLOGIES AGInventors: Joachim Mahler, Edward Fuergut, Khalil Hosseini, Georg Meyer-Berg
-
Publication number: 20140021639Abstract: The Vertical System Integration (VSI) invention herein is a method for integration of disparate electronic, optical and MEMS technologies into a single integrated circuit die or component and wherein the individual device layers used in the VSI fabrication processes are preferably previously fabricated components intended for generic multiple application use and not necessarily limited in its use to a specific application. The VSI method of integration lowers the cost difference between lower volume custom electronic products and high volume generic use electronic products by eliminating or reducing circuit design, layout, tooling and fabrication costs.Type: ApplicationFiled: September 20, 2013Publication date: January 23, 2014Inventor: Glenn J. Leedy
-
Publication number: 20140021640Abstract: A method and arrangement are disclosed for electrically connecting a contact of a first substrate to a contact of a second substrate, whereby the first substrate is positioned relative the second substrate. The method includes providing the first substrate with its contact facing towards the second substrate, providing the second substrate with its contact facing away from the first substrate, bonding a bonding medium to the contact of the first substrate, bonding the bonding medium to the first substrate thereby forming a loop, electrically connecting the contact of the second substrate to the bonding medium, and providing the second substrate with the contact on a nose or tongue extending from an edge of the second substrate. The first substrate can be positioned below the second substrate, with a contact of the first substrate connected to a contact of the second substrate.Type: ApplicationFiled: July 9, 2013Publication date: January 23, 2014Inventors: Gontran PÂQUES, Dominik Trüssel, Waldemar Groot, Stefan Ellenbroek, David Hajas
-
Publication number: 20140021641Abstract: Packaged microelectronic elements are provided which include a dielectric element, a cavity, a plurality of chip contacts and a plurality of package contacts, and microelectronic elements having a plurality of bond pads connected to the chip contacts.Type: ApplicationFiled: September 23, 2013Publication date: January 23, 2014Applicant: TESSERA, INC.Inventors: Ilyas Mohammed, Belgacem Haba, Wael Zohni, Philip R. Osborn
-
Publication number: 20140021642Abstract: In accordance with one implementation, a carburetor includes a body having a fluid passage formed therein and a counterbore located along the fluid passage. The counterbore has a first sealing surface and a central axis, and the body further includes a second sealing surface located radially closer to the central axis than is the first sealing surface. The carburetor also includes a plug affixed to the body at the counterbore and in contact with both of the first and second sealing surfaces. Engagement of the plug with the two sealing surfaces may improve the connection between the plug and carburetor body. In at least some implementations, the plug may be held in place without aid of an adhesive or other secondary connector or connection aid.Type: ApplicationFiled: July 17, 2012Publication date: January 23, 2014Applicant: WALBRO ENGINE MANAGEMENT, L.L.C.Inventors: Noriyu Nagata, Hidenori Sasaki, Daisuke Sato
-
Publication number: 20140021643Abstract: The present invention provides a system to build formworks for building concrete stairs which is durable and reusable, which can be rapidly mounted and dismantled on site and which is adjustable to a variety of flight of stairs having different widths, rises and pitches. The system comprises (a) at least one side plate which can be releasably secured to a supporting structure on a footing; the side plate defining a side of at least one stair and defining the depth of a tread of said stair; (b) at least one riser member for defining the rise of the at least one stair; the riser member being complementary to the side plate; and (c) means for fastening the riser member to the side plate; wherein the side plate and riser member are reusable.Type: ApplicationFiled: January 29, 2013Publication date: January 23, 2014Inventor: Stephane Poulin
-
Publication number: 20140021644Abstract: Dies and methods of extruding stretch film are provided, wherein the die includes at least an upper die lip and a lower die lip; the upper and lower die lips at least partially define a die gap; and at least one of the die lips includes a channel. Another die disclosed includes at least a die gap; and at least one jet for directing a stream of air onto the polymer as it is extruded through the die gap. Stretch films and methods for extruding stretch films are provided, wherein selected areas of the polymer extruded through the die have a gauge that exceeds the film's base gauge. The film includes at least a layer of film having a base gauge and a plurality of strength bands running longitudinally along a length of the film; and have a gauge that is greater than the base gauge.Type: ApplicationFiled: July 17, 2013Publication date: January 23, 2014Inventors: Michael John Baab, Shaun Eugene Pirtle
-
Publication number: 20140021645Abstract: A method for constructing layers of polymers through a core of open cell porous material such as metal foams is provided comprising the use of temporary filler material to fill certain volumes within the cellular material. This is followed by filling the remaining volume with polymeric material. The temporary filler material is then removed revealing a layer of a composite of polymer and cellular material as well as a layer of unfilled cellular material. The process can then be repeated to create other layers using same or different polymer.Type: ApplicationFiled: June 12, 2013Publication date: January 23, 2014Inventors: Nassif Elias Rayess, Marcos Zamora
-
Publication number: 20140021646Abstract: Window trim apparatus are provided that include scored grooves made by methods other than extrusion. Also provided are methods and apparatus for manufacturing and using same.Type: ApplicationFiled: July 24, 2013Publication date: January 23, 2014Applicant: Vinyl Visions LLCInventor: John Halle