Patents Issued in January 12, 2017
-
Publication number: 20170012609Abstract: A start-up circuit for a bandgap reference circuit include an operational amplifier and a diode coupled to a second input terminal of the operational amplifier. The circuit includes a first current branch including a first transistor and a second transistor in series, for generating a first current in response to an output voltage at an output terminal of the operational amplifier and a second current branch including a third transistor and a fourth transistor in series, for generating a second current in response to the output voltage. The circuit further includes a resistor coupled in parallel to the fourth transistor, an inverter coupled to a connection node between the third and fourth transistors, for inverting a voltage at the connection node and generating an inversion voltage, and a fifth transistor for controlling a switching element flowing a reference current proportional to the voltage with the negative temperature coefficient in response to the inversion voltage.Type: ApplicationFiled: July 11, 2016Publication date: January 12, 2017Inventors: Chun-Ju SHEN, Mao-Ter CHEN, Jenn-Gang CHERN
-
Publication number: 20170012610Abstract: A voltage mode transmitter is provided. The voltage mode transmitter includes a control unit and a resistor ladder circuit. The control unit receives a first signal and delays an inverse of the first signal for a time period to obtain a second signal. The resistor ladder circuit is configured to sum up products of the first signal or the second signal and a plurality of weights, thereby generating an output signal. The resistor ladder circuit includes an input terminal, multiple first resistors and a second resistor. The output terminal is configured to output the output signal. Each of the first resistors is coupled between the output terminal and the control unit and receives the first signal or the second signal. The resistances of the first resistors are 2R, 4R . . . and 2nR respectively, where R is a reference resistance. The resistance of the second resistor is 2nR.Type: ApplicationFiled: September 18, 2015Publication date: January 12, 2017Inventors: Ting-Hsu CHIEN, Chen-Yang PAN, Jeng-Hung TSAI
-
Publication number: 20170012611Abstract: Embodiments of a device and method are disclosed. In an embodiment, a flip-flop circuit is disclosed. The flip-flop circuit includes a master latch, a slave latch connected to the master latch, and a dual-function circuit connected between the master latch and the slave latch and configured to perform state retention and double sampling.Type: ApplicationFiled: July 6, 2015Publication date: January 12, 2017Applicant: NXP B.V.Inventors: Juan Echeverri Escobar, Jose de Jesus Pineda de Gyvez, Sebastien Antonius Josephus Fabrie
-
Publication number: 20170012612Abstract: A level conversion circuit includes: first P-ch and N-ch transistors and second P-ch and N-ch transistors respectively connected in series between first and second power sources; third and fourth P-ch transistors respectively connected between the gates of the second and first P-ch transistors and the drain of the first and second P-ch transistors; and fifth and sixth P-ch transistors respectively connected between the gates of the second and first P-ch transistors and a third power source, wherein differential input signals are applied to the gates of the first and second N-ch transistors, a bias voltage is applied to the gates of the third and fourth P-ch transistors, the gate of the fifth and sixth P-ch transistors are respectively connected to connection nodes of the first P-ch and N-ch transistors the second P-ch and N-ch transistors.Type: ApplicationFiled: June 3, 2016Publication date: January 12, 2017Inventors: Tomohiko KOTO, Kenichi Konishi, Osamu Uno
-
Publication number: 20170012613Abstract: An input circuit and a semiconductor apparatus having the input circuit are provided. The input circuit may include a bias generation unit configured to generate a bias voltage. The input circuit may include a buffer unit configured to be driven according to the bias voltage and generate an internal signal by receiving a reference signal and an external signal.Type: ApplicationFiled: October 30, 2015Publication date: January 12, 2017Inventor: Yeonsu JANG
-
Publication number: 20170012614Abstract: Current-mode signaling for a one-to-many clock signal distribution providing significantly less dynamic power use and improved noise immunity compared to traditional VM signaling schemes.Type: ApplicationFiled: January 29, 2015Publication date: January 12, 2017Applicant: The Regents of the University of CaliforniaInventors: Matthew Guthaus, Riadul Islam
-
Publication number: 20170012615Abstract: Embodiments relate to programmable delay circuit. An aspect includes a first stage comprising a first hybrid fin field effect transistor (finFET) comprising a first gate corresponding to a first control FET, and a second gate corresponding to a first default FET, and a first plurality of fins, wherein the first gate and the second gate of the first stage each partially control a first shared fin of the first plurality of fins. Another aspect includes a second stage connected in series with the first stage, the second stage comprising a second hybrid finFET comprising a first gate corresponding to a second control FET, and a second gate corresponding to a second default FET, and a second plurality of fins, wherein the first gate and the second gate of the second stage each partially control a second shared fin of the second plurality of fins.Type: ApplicationFiled: July 8, 2015Publication date: January 12, 2017Inventors: Vijay K. Ankenapalli, Ayan Datta, Sumitha George, Charudhattan Nagarajan, James D. Warnock
-
Publication number: 20170012616Abstract: Embodiments relate to programmable delay circuit. An aspect includes a first stage comprising a first hybrid fin field effect transistor (finFET) comprising a first gate corresponding to a first control FET, and a second gate corresponding to a first default FET, and a first plurality of fins, wherein the first gate and the second gate of the first stage each partially control a first shared fin of the first plurality of fins. Another aspect includes a second stage connected in series with the first stage, the second stage comprising a second hybrid finFET comprising a first gate corresponding to a second control FET, and a second gate corresponding to a second default FET, and a second plurality of fins, wherein the first gate and the second gate of the second stage each partially control a second shared fin of the second plurality of fins.Type: ApplicationFiled: September 2, 2015Publication date: January 12, 2017Inventors: Vijay K. Ankenapalli, Ayan Datta, Sumitha George, Charudhattan Nagarajan, James D. Warnock
-
Publication number: 20170012617Abstract: In described examples, a switch has: a first current handling terminal coupled to a supply source terminal; and a second current handling terminal coupled to an output terminal. A comparator has: a first input coupled to the second current handling terminal; and a second input. A voltage reference source has: a first terminal coupled to the first current handling terminal; and a second terminal coupled to the second input of the comparator. A slew rate detector has an input coupled to the second current handling terminal. A switch controller has: a first input coupled to the comparator output; and a second input coupled to an output of the slew rate detector. The switch controller is coupled to output a signal to cause the switch to open when the comparator detects an over-current condition through the switch while the slew rate detector detects a negative slew rate.Type: ApplicationFiled: July 8, 2016Publication date: January 12, 2017Inventors: Ariel Dario Moctezuma, Srinath Hosur
-
Publication number: 20170012618Abstract: An adaptive driver includes a gate driver having at least one driving transistor for driving a control node of switching transistor(s) that includes an output node (OUT) which provides Vout. An adjustable current source is in series with the driving transistor, a high pass filter (HPF) is between OUT and ground for detecting a slew rate of the switching transistor and outputting a voltage pulse (Vslp) output having a peak voltage amplitude at least monotonically reflecting a slope of Vout during switching. Detection signal processing circuitry is coupled to the output of the HPF for processing Vslp and slew rate control circuitry has an input coupled to the output of the detection signal processing circuitry. The output of the slew rate control circuitry is coupled to the current source for controlling its current level for changing the slew rate of the switching transistor to provide a desired slew rate range.Type: ApplicationFiled: July 10, 2015Publication date: January 12, 2017Inventor: KANNAN KRISHNA
-
Publication number: 20170012619Abstract: An UVLO circuit according to an aspect of the present invention includes: a power-on reset (POR) circuit generating an output based on a first current that flows according to an increase of a power supply voltage and not operating in a normal state of the power supply voltage; and a logic operation unit generating a reset signal according to an output of the POR circuit and an output based on a result of comparison between a sense voltage that corresponds to the power supply voltage and a predetermined reference voltage.Type: ApplicationFiled: July 7, 2016Publication date: January 12, 2017Applicant: Fairchild Korea Semiconductor, LTDInventors: Kinam SONG, Wonhi OH, Jinkyu CHOI, Bumseung JIN, Samuell SHIN
-
Publication number: 20170012620Abstract: An expansion control circuit includes a delay circuit coupled to a first expansion module and a switching circuit coupled to a second expansion module. The switching circuit includes a buffer and a switching module. The buffer is coupled to the first expansion module. The first expansion module outputs a first control signal upon being switched on and outputs a second control signal after a working time. The delay circuit outputs a disconnecting signal upon being switched on. The buffer is switched off upon receiving the disconnect signal. The delay circuit further outputs a connecting signal after a delay time after outputting the disconnecting signal. The buffer is switched on upon receiving the connect signal. The buffer further outputs the second control signal to the switching module upon being switched on. The switching module controls the second expansion module to be switched on v receiving the second control signal.Type: ApplicationFiled: July 22, 2015Publication date: January 12, 2017Inventors: PO-JUNG CHEN, MENG-LIANG YANG
-
Publication number: 20170012621Abstract: A semiconductor device capable of reducing power consumption is provided. A writing potential is supplied to the cell 11 in which data rewriting is to be performed, whereby data is written. Meanwhile, in the cell 11 in which data rewriting is not to be performed, the data is transferred to the cell 12 and then the transferred data is rewritten to the cell 11. As a result, the data stored in the cell 11 in which data rewriting is not to be performed can be maintained without the reading and writing operation in a driver circuit. This results in a higher rewriting speed and lower power consumption in the driver circuit.Type: ApplicationFiled: September 20, 2016Publication date: January 12, 2017Inventor: Tatsuya ONUKI
-
Publication number: 20170012622Abstract: A signal transmission system for communicating across galvanic isolation. The signal transmission system includes first circuitry referenced to a first potential, the first circuitry comprising signal transmission circuitry, second circuitry referenced to a second potential and galvanically isolated from the first circuitry, the second circuitry comprising signal reception circuitry, and a magnetic coupling between the first circuitry to the second circuitry across the galvanic isolation, the magnetic coupling comprising a transmitter-side inductor and a receiver-side inductor. The signal transmission circuitry can include a source coupled to output, to the transmitter-side inductor of the magnetic coupling, a first state representation that represents a first logic state with multiple transitions, the first state representation including at least a first upward transition, a first downward transition, a second upward transition, and a second downward transition.Type: ApplicationFiled: June 10, 2016Publication date: January 12, 2017Inventors: Matthias Peter, Jan Thalheim
-
Publication number: 20170012623Abstract: Described are on-die termination (ODT) systems and methods that facilitate high-speed communication between a driver die and a receiver die interconnected via one or more signal transmission lines. An ODT control system in accordance with one embodiment calibrates and maintains termination resistances and drive currents to produce optimal output swing voltages. Comparison circuitry employed to calibrate the reference resistance is also used to calibrate the drive current. Termination elements in some embodiments are divided into two adjustable resistive portions, both of which are designed to minimize capacitive loading. One portion is optimized to produce a relatively high range of adjustment, while the other is optimized for fine-tuning and glitch-free switching.Type: ApplicationFiled: June 24, 2016Publication date: January 12, 2017Inventors: Huy M. Nguyen, Vijay Gadde, Benedict Lau
-
Publication number: 20170012624Abstract: In one embodiment, an inverter generates an inverted clock signal using (i) first P-type and N-type transistors connected in cascode between supply and ground nodes and (ii) control circuitry receiving different phase-offset input clock signals that ensure that the cascode-connected transistors are never even partially on at the same time, thereby preventing crowbar current from occurring through the cascode-connected devices. In one implementation, the control circuitry has two P-type transistors and two N-type transistors configured to receive three phase-offset input clock signals to prevent crowbar current in the inverter. The control circuitry has pass transistors that selectively allow one of the phase-offset input signals to be applied to the gate of one of the cascode-connected transistors with minimal delay, thereby enabling the inverter to operate properly over a relatively wide range of input clock frequencies.Type: ApplicationFiled: July 8, 2015Publication date: January 12, 2017Inventor: Edward Miller
-
Publication number: 20170012625Abstract: A voltage level shifter includes: in stages a pull-down driving unit suitable for receiving an input signal swinging between a ground voltage and a first supply voltage, and pull-down driving an output node to the ground voltage according to a voltage level of the input signal, wherein an output signal outputted through the output node swings between the ground voltage level and a second supply voltage level higher than the first supply voltage; a pull-up driving unit suitable for pull-up driving the output node, to the second supply voltage according to the voltage level of the input signal; a bias generation unit suitable for generating a bias voltage fixed to a preset voltage level; and a bias operation unit coupled between the output node and the pull-down driving unit, and suitable for lowering a voltage level of the output node in stages based on the bias voltage to supply the lowered voltage to the pull-down driving unit when a pull-down operation is performed by the pull-down driving unit.Type: ApplicationFiled: December 17, 2015Publication date: January 12, 2017Inventor: Seung-Ho LEE
-
Publication number: 20170012626Abstract: According to one aspect, embodiments of the invention provide a gate driver comprising a level shifter circuit configured to be coupled to a controller, to receive control signals from the controller, each control signal having a voltage with respect to a control ground, and to redefine the voltage of each control signal with respect to a chip ground to generate redefined control signals, a gate driver chip coupled to the level shifter circuit and configured to be coupled to at least one semiconductor device, the gate driver chip further configured to provide bipolar control signals to the at least one semiconductor device based on the redefined control signals, and at least one power source configured to provide at least one positive supply voltage to the gate driver chip and at least one negative supply voltage to the gate driver chip and to the chip ground.Type: ApplicationFiled: January 28, 2014Publication date: January 12, 2017Applicant: SCHNEIDER ELECTRIC IT CORPORATIONInventors: Milind Dighrasker, Mahendrakumar Haribhau Lipare, Rajesh Ghosh
-
Publication number: 20170012627Abstract: Aspects of this disclosure are directed to level-shifting approaches with communications between respective circuits. As may be implemented in accordance with one or more embodiments characterized herein, a voltage level of communications passed between respective circuits are selectively shifted. Where the respective circuits operate under respective power domains that are shifted in voltage range relative to one another, the voltage level of the communications is shifted. This approach may, for example, facilitate power-savings for stacked circuits in which a low-level voltage of one circuit is provided as a high-level voltage for another circuit. When the respective circuits operate under a common power domain, the communications are passed directly between the respective circuits (e.g., bypassing any level-shifting, and facilitating fast communication).Type: ApplicationFiled: July 8, 2015Publication date: January 12, 2017Inventors: Ajay Kapoor, Kristof Blutman, Jose Pineda de Gyvez, Arnoud van der Wel
-
Publication number: 20170012628Abstract: Aspects of the disclosure are directed to communications between respective power domains (circuitry) that may operate in a stacked arrangement in which the each domain operates over a different voltage range. A first circuit provides differential outputs that vary between first and second voltage levels, based on transitions of an input signal received from a first one of the power domains. First and second driver circuits are respectively coupled to the first and second differential outputs. A third driver circuit operates with the first and second circuits to level-shift the input signal from the first power domain to an output signal on a second power domain by driving an output circuit at the second voltage level in response to the input signal being at the first voltage level, and driving the output circuit at a third voltage level in response to the input signal being at the second voltage level.Type: ApplicationFiled: July 8, 2015Publication date: January 12, 2017Inventors: Kristof Blutman, Ajay Kapoor, Jose Pineda de Gyvez, Arnoud van der Wel
-
Publication number: 20170012629Abstract: While transmission of data to be transmitted and gap data to be transmitted by the same transmission path as that data is controlled so that a frequency of a data signal may become equal to or more than a certain frequency, a data output driver selects and outputs the data or the gap data as the data signal, a valid signal generation circuit outputs a valid signal that indicates whether or not the data is effective, and a reception circuit that is formed in a different die receives the data signal and the valid signal transmitted via the transmission path that includes a through silicon via and acquires the data from the data signal based on the valid signal.Type: ApplicationFiled: June 17, 2016Publication date: January 12, 2017Applicant: FUJITSU LIMITEDInventor: KOICHI YOSHIMI
-
Publication number: 20170012630Abstract: A receiver having analog to digital converters with phase adjustable sampling clocks. A first analog to digital converter converts an analog signal into first digital samples under control of a first sampling clock. A first clock generator adjusts a phase of the first sampling clock based on at least one first phase control signal. A second analog to digital converter converts the analog signal into second digital samples under control of a second sampling clock. A second clock generator adjusts the phase of the second sampling clock based on at least one second phase control signal. A data decision circuit recovers data based on the first and second samples. Feedback circuitry receives the recovered data and generates at least one first phase control signal for the first clock generator and generates at least one second phase control signal for the second clock generator based on the first phase control signal.Type: ApplicationFiled: September 20, 2016Publication date: January 12, 2017Inventor: Yu Kou
-
Publication number: 20170012631Abstract: A phase-locked loop (PLL) comprising a multi-band oscillator and a memory configured to store control input for the oscillator. The PLL is operable in a calibration mode in which the PLL is configured to acquire a frequency controlled word (FCW) for the PLL corresponding to a frequency generated by the oscillator in response to a first control input threshold on a first band of the oscillator; generate a frequency corresponding to said FCW on a second band of the oscillator adjacent to said first band; identify a second control input causing the oscillator to generate said frequency corresponding to said FCW and store said second control input in memory.Type: ApplicationFiled: July 8, 2015Publication date: January 12, 2017Inventors: Pablo Cruz Dato, Declan D. Dalton, Patrick G. Crowley
-
Publication number: 20170012632Abstract: A digital control oscillator circuit includes: a ring oscillator having delay elements delaying a pulse signal; a counter circuit counting the circulation number of the pulse signal; a rough period generation unit acquiring a period setting value as a magnification ratio for a reference clock, and counting the reference clock using an integer part of the ratio to generate a rough period timing; a fraction conversion unit converting a decimal point part of the ratio into the number of the elements passed by the pulse signal to generate a fraction; and an output processing unit selecting a timing when outputs of the ring oscillator and the counter circuit become values corresponding to the fraction as an output timing when a time corresponding to the fraction has passed after the rough period timing, and generating an output signal oscillating at a period represented by the period setting value according to the output timing.Type: ApplicationFiled: June 22, 2016Publication date: January 12, 2017Inventors: Shigenori YAMAUCHI, Nobuyuki TAGUCHI, Takamoto WATANABE
-
Publication number: 20170012633Abstract: An A/D converter including a sample and hold circuit, first and second A/D converters and a combination circuit. The sample and hold circuit samples an analog input signal to generate bits. The first A/D converter generate a first digital signal based on the analog input signal and includes charge-sharing and charge-redistribution D/A converters that convert respectively a most-significant-bit and a first least significant bit. The first digital signal is generated based on outputs of the charge-sharing and charge redistribution D/A converters. The second A/D converter generates a second digital signal based on an output of the first A/D converter and includes a delta sigma D/A converter, which converts a second least significant bit. The second digital signal is generated based on an output of the delta sigma D/A converter. The second A/D converter is a fine conversion A/D converter relative to the first A/D converter.Type: ApplicationFiled: July 14, 2016Publication date: January 12, 2017Inventors: Alessandro Venca, Claudio Nani, Nicola Ghittori, Alessandro Bosi
-
Publication number: 20170012634Abstract: A pipeline analog-to-digital converter (ADC) converts an analog input signal over several stages, where a stage generates a residue for the subsequent stage to digitize. The residue is generated by coarsely quantizing the analog input signal to generate a digital code, which is used to reconstruct the analog input signal, and the residue is the difference between the analog input signal and the reconstructed version of the analog input signal. The coarse quantization can have errors which are attributed to comparator offsets and bandwidth mismatch. To estimate the comparator offsets while being insensitive to bandwidth mismatch, peak and trough detectors are used to track maximum and minimum values of the residue or the output of the ADC over time, and an expected value estimating the comparator offset can be computed based on the maximum and minimum values. The expected value advantageously “averages” out the bandwidth mismatch contribution to the offset.Type: ApplicationFiled: July 7, 2015Publication date: January 12, 2017Applicant: ANALOG DEVICES, INC.Inventors: Ahmed Mohamed Abdelatty ALI, Paritosh BHORASKAR, Huseyin DINC, Andrew Stacy MORGAN
-
Publication number: 20170012635Abstract: One or more first signals and one or more second signals, wherein the second signal(s) are slowly varying or low frequency signals in comparison with the first signals and are converted from analog to digital by sampling the first signals and the second signals to produce samples thereof for analog-to-digital conversion, subjecting the samples of the first signals to conversion to digital at a certain conversion rate, subjecting the samples of the second signal to conversion to digital by segments so that these segments are subjected to conversion to digital along with the samples of the first signals at the respective conversion rate, and reconstructing digital converted samples of the second signal from the segments subjected to conversion to digital.Type: ApplicationFiled: September 26, 2016Publication date: January 12, 2017Inventors: Matteo Quartiroli, Salvatore Poli, Roberto Faravelli, Giovanni Carlo Tripoli
-
Publication number: 20170012636Abstract: A hybrid D/A converter is provided including first and second D/A converters. The first D/A converter receives a digital signal having an input voltage and converts a first most-significant-bit of the digital signal to be converted to an analog signal. The first D/A converter includes first capacitors, which are charged by the input voltage and reference voltages during a sampling phase of the digital signal. Charges of the first capacitors are shared during successive approximations of first bits of the digital input signal received by the hybrid D/A converter. The second D/A converter converts a first least-significant-bit of the digital input signal. The second D/A converter includes second capacitors, which are charged based on a common mode voltage during the sampling phase. The second D/A converter performs charge redistribution by connecting the second capacitors to receive the reference voltages during successive approximations of second bits of the digital signal.Type: ApplicationFiled: July 7, 2016Publication date: January 12, 2017Inventors: Alessandro Venca, Claudio Nani, Nicola Ghittori, Alessandro Bosi
-
Publication number: 20170012637Abstract: An A/D converter including first and second A/D converters and a recombination module. The first A/D converter receives an analog input signal, converts the analog input signal to a first digital signal, and includes a successive approximation module, which performs a successive approximation to generate the first digital signal. The second A/D converter converts an analog output of the first A/D converter to a second digital signal. The analog output of the first A/D converter is generated based on the analog input signal. The second A/D converter is a fine conversion A/D converter relative to the first A/D converter. The second A/D converter performs the delta-sigma conversion process and includes a decimation filter that suppresses noise which reduces amplification and power consumption requirements of the first A/D converter and performs a delta-sigma decimation process to generate the second digital signal based on the analog output of the first A/D converter.Type: ApplicationFiled: July 14, 2016Publication date: January 12, 2017Inventors: ALESSANDRO VENCA, CLAUDIO NANI, NICOLA GHITTORI, ALESSANDRO BOSI
-
Publication number: 20170012638Abstract: According to an embodiment, an analog-to-digital converter includes a detection circuit, a first conversion circuit, a second comparator, a delay control circuit, a control circuit. A detection circuit detects a differential time signal corresponding to a delay time by using a comparison signal and a delay comparison signal. A first conversion circuit generates a differential voltage by performing time-to-voltage conversion on the differential time signal. A second comparator generates a digital delay determination signal by comparing the differential voltage and an adjustment target voltage. A delay control circuit generates a delay control signal controlling the delay time in accordance with a delay determination signal. A control circuit generates a control signal by using the delay comparison signal in an analog-to-digital conversion period.Type: ApplicationFiled: July 5, 2016Publication date: January 12, 2017Applicant: KABUSHIKI KAISHA TOSHIBAInventors: Masanori FURUTA, Tetsuro ITAKURA
-
Publication number: 20170012639Abstract: Representative implementations of devices and techniques provide gain calibration for analog to digital conversion of time-discrete analog inputs. An adjustable capacitance arrangement is used to reduce or eliminate gain error caused by capacitor mismatch within the ADC. For example, the capacitance arrangement may include an array of multiple switched capacitances arranged to track gain error during search algorithm operation.Type: ApplicationFiled: July 7, 2015Publication date: January 12, 2017Inventor: Peter BOGNER
-
Publication number: 20170012640Abstract: The present invention relates to a compressive sensing-based signal processing method and apparatus. The method includes: determining distribution, of signal components of an input signal on which frequency mixing has been performed, in a baseband spectrum according to spectral distribution of the input signal; dividing the baseband spectrum according to different signal aliasing patterns formed by the distribution of the signal components, to form multiple frequency bands; determining lowest sampling frequency of the input signal according to the signal aliasing patterns in the frequency bands, and performing sampling on the input signal at sampling frequency greater than the lowest sampling frequency, to obtain a sampled signal; and separately restoring a corresponding signal component in each frequency band of the multiple frequency bands according to the sampled signal, and splicing the signal components restored in the frequency bands, to complete restoration of the input signal.Type: ApplicationFiled: September 20, 2016Publication date: January 12, 2017Inventors: Xiangming KONG, Hufei ZHU
-
Publication number: 20170012641Abstract: Systems and method provide for consistent throughput of one or more compression engines. Data received from an input stream is stored in a buffer. Data is read from the buffer and distributed to the compression engines. Latency of the compression engines is monitored. If latency exceeds a threshold, data is read from the buffer and written to an output stream simultaneously with reading of data and inputting it to the compression engines. Data from the input stream may be evaluated for likely compressibility and non-compressible data may be written to the output stream bypassing both the buffer and the compression engines.Type: ApplicationFiled: July 7, 2015Publication date: January 12, 2017Inventor: Meng Kun Lee
-
Publication number: 20170012642Abstract: An extension to the enhanced serial generalized bit-flipping decoding algorithm (ES-GBFDA) of non-binary LDPC codes by introducing soft information in the check node operation. The application not only considers the most reliable symbol in the syndrome computation, but also takes at least the second most reliable symbol of each incoming message into account. An extended information set is available for the parity-check node update and this allows introducing the concept of weak and strong votes performed by the check node unit. Each variable node can receive two kinds of votes, whose amplitudes can be tuned to the reliability of the syndrome that produces the vote.Type: ApplicationFiled: February 3, 2015Publication date: January 12, 2017Applicants: Centre National de la Recherche Scientifique (CNRS ), Universite Cergy-Pontoise, Universitat Politècnica de ValènciaInventors: David Declercq, Erbao Li, Francisco Miguel Garcia Herrero, Javier Valls Coquillat
-
Publication number: 20170012643Abstract: A low density parity check (LDPC) decoding method and a decoding apparatus are provided. The method includes following steps. Based on M edges of a Tanner graph related to a parity check matrix, each of the edges is associated with one of a plurality of threads, such that each of the threads is corresponding to one of a plurality of edge identifies. When executing one of the threads, data in a shared memory is accessed according to the edge identifier of the one of the threads, so as to update a plurality of passing massages respectively corresponding to the edges in the shared memory. Thereby, high computation parallelism and fully-coalesced data accesses can be achieved.Type: ApplicationFiled: July 7, 2016Publication date: January 12, 2017Inventors: Bo-Cheng Lai, Tsou-Han Chiu
-
Publication number: 20170012644Abstract: A low density parity check (LDPC) encoder, an LDPC decoder, and an LDPC encoding method are disclosed. The LDPC encoder includes first memory, second memory, and a processor. The first memory stores an LDPC codeword having a length of 16200 and a code rate of 2/15. The second memory is initialized to 0. The processor generates the LDPC codeword corresponding to information bits by performing accumulation with respect to the second memory using a sequence corresponding to a parity check matrix (PCM).Type: ApplicationFiled: September 21, 2016Publication date: January 12, 2017Inventors: Sung-Ik PARK, Heung-Mook KIM, Sun-Hyoung KWON, Nam-Ho HUR
-
Publication number: 20170012645Abstract: A low density parity check (LDPC) encoder, an LDPC decoder, and an LDPC encoding method are disclosed. The LDPC encoder includes first memory, second memory, and a processor. The first memory stores an LDPC codeword having a length of 64800 and a code rate of 2/15. The second memory is initialized to 0. The processor generates the LDPC codeword corresponding to information bits by performing accumulation with respect to the second memory using a sequence corresponding to a parity check matrix (PCM).Type: ApplicationFiled: September 20, 2016Publication date: January 12, 2017Inventors: Sung-Ik PARK, Heung-Mook KIM, Sun-Hyoung KWON, Nam-Ho HUR
-
Publication number: 20170012646Abstract: A low density parity check (LDPC) encoder, an LDPC decoder, and an LDPC encoding method are disclosed. The LDPC encoder includes first memory, second memory, and a processor. The first memory stores an LDPC codeword having a length of 64800 and a code rate of 5/15. The second memory is initialized to 0. The processor generates the LDPC codeword corresponding to information bits by performing accumulation with respect to the second memory using a sequence corresponding to a parity check matrix (PCM).Type: ApplicationFiled: September 21, 2016Publication date: January 12, 2017Inventors: Sung-Ik PARK, Heung-Mook KIM, Sun-Hyoung KWON, Nam-Ho HUR
-
Publication number: 20170012647Abstract: A low density parity check (LDPC) encoder, an LDPC decoder, and an LDPC encoding method are disclosed. The LDPC encoder includes first memory, second memory, and a processor. The first memory stores an LDPC codeword having a length of 16200 and a code rate of 3/15. The second memory is initialized to 0. The processor generates the LDPC codeword corresponding to information bits by performing accumulation with respect to the second memory using a sequence corresponding to a parity check matrix (PCM).Type: ApplicationFiled: September 21, 2016Publication date: January 12, 2017Inventors: Sung-Ik PARK, Heung-Mook KIM, Sun-Hyoung KWON, Nam-Ho HUR
-
Publication number: 20170012648Abstract: A low density parity check (LDPC) encoder, an LDPC decoder, and an LDPC encoding method are disclosed. The LDPC encoder includes first memory, second memory, and a processor. The first memory stores an LDPC codeword having a length of 16200 and a code rate of 5/15. The second memory is initialized to 0. The processor generates the LDPC codeword corresponding to information bits by performing accumulation with respect to the second memory using a sequence corresponding to a parity check matrix (PCM).Type: ApplicationFiled: September 21, 2016Publication date: January 12, 2017Inventors: Sung-Ik PARK, Heung-Mook KIM, Sun-Hyoung KWON, Nam-Ho HUR
-
Publication number: 20170012649Abstract: A frequency offset device can be located at a remote unit of a distributed antenna system and can be configured to combine two or more RF bands to allow the remote unit to process signals otherwise associated with a total RF bandwidth beyond the capabilities of the remote unit to process simultaneously. Signals of the RF bands are received at the unit. At least one of the RF bands is shifted to form a composite RF band that has an edge of a first RF band overlapping an edge of a second RF band. The composite RF band includes information from the signals of the first RF band and from the signals of the second RF band. The remote unit can process the composite RF band.Type: ApplicationFiled: February 10, 2015Publication date: January 12, 2017Inventor: Thomas Kummetz
-
Publication number: 20170012650Abstract: This disclosure relates to a devices and methods related to satellite information broadcasting. Example embodiments may include frequency shifting an intermediate frequency (IF) signal down-conversion from the microwave-band. As an example, down-conversion involving local oscillators may lead to frequency drift due to varying temperature and/or humidity conditions. Correcting for the frequency drift may provide an opportunity to remove or filter excess bandwidth. Further embodiments may include receiving, in a tuning request, information about a transponder type. A frequency translation module may be adjusted based, at least in part, on the transponder type related to the IF signal being input into the frequency translation module. Such frequency-shifting and transponder-specific filtering may allow Single-Wire Multiswitch (SWM) devices to provide output signals with narrower bandwidth, which may improve signal quality, cable run length, reduce power demands, etc.Type: ApplicationFiled: September 20, 2016Publication date: January 12, 2017Inventors: Kushan Shah, BENJAMIN MUI
-
Publication number: 20170012651Abstract: A front end circuit is disclosed. In an embodiment, the circuit includes a first antenna connection and first to third signal paths, each of which include a tunable filter and each of which is connected to the first antenna connection. The circuit further includes at least one phase shifter arranged in at least one of the signal paths between a respective filter and the first antenna connection and a control circuit configured to tune frequency bands of the filters, wherein the filters are operable in a FDD operating mode or a TDD operating mode, and wherein the front-end circuit is simultaneous operable in at least one transmission band and at least one reception band using all three filters and the associated signal paths.Type: ApplicationFiled: June 3, 2014Publication date: January 12, 2017Inventors: Juha Ellä, Edgar Schmidhammer
-
Publication number: 20170012652Abstract: A system includes a balun, a power monitoring circuit, a first circuit, and a second circuit. The balun includes a first inductor to receive an input and a second inductor to couple the input to a load. The power monitoring circuit is configured to monitor an amount of power being delivered to the load when the input is coupled to the load. The first circuit is configured to couple an entire of the second inductor to the first inductor when a first power is delivered to the load. The second circuit is configured to couple a portion of the second inductor to the first inductor when a second power that is less than the first power is delivered to the load.Type: ApplicationFiled: June 30, 2016Publication date: January 12, 2017Inventors: Luca Fanori, Rinaldo Castello
-
Publication number: 20170012653Abstract: An amplifier circuit that includes a first power amplifier configured to drive a load and a second power amplifier configured to drive the load through an impedance step-up network. The impedance step-up network is connected to an output of the second power amplifier. The impedance step-up network is configured to switch into a first mode to present an increased impedance to the first power amplifier, and switch into a second mode in which the impedance step-up network steps-up an impedance seen by the second power amplifier looking into the impedance step-up network.Type: ApplicationFiled: April 26, 2016Publication date: January 12, 2017Applicant: MEDIA TEK INC.Inventors: KENG LEONG FONG, WEI-KAI HONG, MING CHUNG LIU
-
Publication number: 20170012654Abstract: A wireless transmission system includes a first device and a second device that are connected by an optical transmission line. The first device includes: a generating unit that generates a transmission signal; and a first attenuation unit that attenuates the transmission signal generated by the generating unit and that inputs the transmission signal to the optical transmission line. The second device includes: a second attenuation unit that attenuates the transmission signal output from the optical transmission line; an amplifying unit that amplifies the transmission signal attenuated by the second attenuation unit; and a transmitting unit that wirelessly transmits the transmission signal amplified by the amplifying unit. The first device or the second device further includes a control unit that controls attenuation in each of the first attenuation unit and the second attenuation unit.Type: ApplicationFiled: May 18, 2016Publication date: January 12, 2017Applicant: FUJITSU LIMITEDInventor: Alexander Nikolaevich LOZHKIN
-
Publication number: 20170012655Abstract: There is provided a communication receiver comprising: an input for receiving a radio frequency, RF, input signal; and at least one finite impulse response, FIR, discrete time filter, DTF. The at least one FIR DTF comprises: an input circuit comprising an input port for sampling the RF input signal at a sampling frequency that is comparable to the input RF input signal; and N parallel branches, each branch having a set of input unit sampling capacitances, where each unit sampling capacitance is independently selectively coupleable to an output summing node. The input circuit is configured to convert an equivalent input impedance of the at least one FIR DTF around the sampling frequency to a real impedance.Type: ApplicationFiled: July 8, 2016Publication date: January 12, 2017Inventor: Federico Alessandro Fabrizio Beffa
-
Publication number: 20170012656Abstract: An apparatus and system automatically process and route data messages or packets, via a cellular network, from analog or digital data devices, wherein the routing is accomplished without a need for voice call origination on the cellular network. The apparatus includes a fixed cellular communication device and may also include a fixed wireless RF communication device and/or a mobile wireless RF transceiver. The fixed cellular communication device formats and transmits, on a cellular network, data packets received from data devices directly connected to the fixed cellular communication device and/or data packets received wirelessly from the fixed wireless RF communication device and/or from the mobile wireless RF transceiver. The fixed cellular communication device has a physical form of an AC wall adapter.Type: ApplicationFiled: September 22, 2016Publication date: January 12, 2017Inventor: Mark HEDSTROM
-
Publication number: 20170012657Abstract: A vehicle-to-x communication system, a vehicle including a vehicle-to-x communication system and a method for transmitting vehicle-to-x messages. Instead of having to diversify transmission as is customary when at least two antennae are used, signals are emitted in a suitably split manner via a first antenna or a second antenna.Type: ApplicationFiled: February 13, 2015Publication date: January 12, 2017Inventors: Ulrich Stählin, Marc Menzel, Richard Owen
-
Publication number: 20170012658Abstract: A cover for a mobile device includes a cover body to be mounted on the mobile device, an operation portion provided on the cover body and capable of receiving an external operation, a transmission portion which transmits an operation signal for remotely operating a vehicle-mounted device when the operation portion receives the operation, a determination portion which determines whether or not the mobile device is in a specific state, and a restricting device which executes a process for restricting the remote operation when the determination portion determines that the mobile device is in the specific state.Type: ApplicationFiled: February 20, 2015Publication date: January 12, 2017Applicant: MAZDA MOTOR CORPORATIONInventors: Yoshinori OTSUBO, Kazunari MURANAKA