Patents Issued in March 12, 2024
  • Patent number: 11929104
    Abstract: A recording head has a magnetic write transducer having a first crosstrack width operable to write a single track of data at a time to a magnetic disk. The recording head also has a magnetic erase transducer separate from the magnetic write transducer. The magnetic erase transducer has a second crosstrack width operable to simultaneously erase multiple tracks of data from the magnetic disk.
    Type: Grant
    Filed: February 18, 2022
    Date of Patent: March 12, 2024
    Assignee: Seagate Technology LLC
    Inventors: Lihong Zhang, Xiong Liu
  • Patent number: 11929105
    Abstract: The present application makes public a magnetic memory and a reading/writing method thereof, which magnetic memory comprises at least one cell layer, and the cell layer includes a plurality of parallel second wires that are disposed in a second plane, the first plane being parallel to the second plane, and projections of the second wires onto the first plane intercrossing the first wires; a plurality of storage elements that are disposed between the first plane and the second plane, the storage elements including magnetic tunnel junctions and bi-directional gating components connected in series along a direction perpendicular to the first plane, the magnetic tunnel junctions being connected to the first wires, the bi-directional gating components being connected to the second wires, and the bi-directional gating components being configured to be conductive upon application of a threshold voltage and/or a threshold current.
    Type: Grant
    Filed: October 18, 2021
    Date of Patent: March 12, 2024
    Assignee: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Baolei Wu, Xiaoguang Wang, Yulei Wu
  • Patent number: 11929106
    Abstract: A first memory cell includes a first variable resistance element and a first switching element. A control circuit is configured to execute first detection of detecting a first value of a first physical quantity related to the first memory cell, execute first write for storing first data in the first memory cell, execute second detection of detecting a second value of the first physical quantity related to the first memory cell following the first write, and read second data related to the first memory cell based on the first value and the second value. At least one of the first value and the second value is a value during a change in the first physical quantity related to the first memory cell.
    Type: Grant
    Filed: March 10, 2022
    Date of Patent: March 12, 2024
    Assignee: Kioxia Corporation
    Inventor: Fumiyoshi Matsuoka
  • Patent number: 11929107
    Abstract: Methods, systems, and devices for techniques for memory cell refresh are described. A memory system may support a low power mode in which the memory system may periodically perform a refresh operation. In some cases, the memory system and a host system coupled with the memory system may support a command to enter the low power mode. As part of the low power mode, the memory system may receive at least one power supply of one or more supported power supplies, such that the memory system may remain active and thus periodically perform the refresh operation. In some cases, the memory system may adjust the periodicity of the refresh operation in response to detecting a triggering event, such as a high temperature, a large system age, or a combination thereof.
    Type: Grant
    Filed: April 4, 2022
    Date of Patent: March 12, 2024
    Assignee: Micron Technology, Inc.
    Inventor: Vincenzo Reina
  • Patent number: 11929108
    Abstract: Provided are a memory detection method, a computer device and a storage medium. The method includes: initializing all storage units in a storage unit array; determining a plurality of target wordlines, two adjacent target wordlines being provided with a plurality of interfering wordlines therebetween; turning on the target wordlines, and performing a write operation on storage units connected to the target wordlines; performing repeatedly turn-on and turn-off of the interfering wordlines for a plurality of times; and performing a read operation on the storage units connected to the target wordlines. A write operation is performed on the storage units connected to the interfering wordlines by means of forced current sinking.
    Type: Grant
    Filed: March 22, 2022
    Date of Patent: March 12, 2024
    Assignee: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Dong Liu, Xikun Chu, Tianhao Diwu
  • Patent number: 11929109
    Abstract: Disclosed herein are related to a memory system including unit storage circuits. In one aspect, each of the unit storage circuits abuts an adjacent one of the unit storage circuits. In one aspect, each of the unit storage circuits includes a first group of memory cells, a second group of memory cells, a first sub-word line driver to apply a first control signal to the first group of memory cells through a first sub-word line extending along a direction, and a second sub-word line driver to apply a second control signal to the second group of memory cells through a second sub-word line extending along the direction. In one aspect, the memory system includes a common word line driver abutting one of the unit storage circuits and configured to apply a common control signal to the unit storage circuits through a word line extending along the direction.
    Type: Grant
    Filed: April 25, 2023
    Date of Patent: March 12, 2024
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yi-Tzu Chen, Ching-Wei Wu, Hau-Tai Shieh, Hung-Jen Liao
  • Patent number: 11929110
    Abstract: A memory circuit includes a global control circuit, a first local control circuit, and a first set of word line post-decoder circuits coupled to a first set of memory cells that is configured to store a first set of data. The global control circuit is configured to generate a first and second set of global pre-decoder signals, and a first set of local address signals. The first local control circuit includes a first set of repeater circuits and a first clock pre-decoder circuit. The first set of repeater circuits is configured to generate a first and second set of local pre-decoder signals in response to the corresponding first and second set of global pre-decoder signals. The first clock pre-decoder circuit is configured to generate a first and second set of clock signals in response to the first set of local address signals and the first clock signal.
    Type: Grant
    Filed: May 17, 2022
    Date of Patent: March 12, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Sanjeev Kumar Jain, Ishan Khera, Atul Katoch
  • Patent number: 11929111
    Abstract: A sense amplifier, a memory and a method for controlling the sense amplifier are provided. The sense amplifier includes: an amplification module, arranged to read data in a memory cell; and a control module, electrically connected to the amplification module. In a first offset compensation stage of the sense amplifier, the control module is arranged to configure the amplification module to include a first inverter and a second inverter, and each of the first inverter and the second inverter is an inverter an input terminal and an output terminal connected to each other; and in a second offset compensation stage of the sense amplifier, the control module is arranged to configure the amplification module to include a current mirror structure.
    Type: Grant
    Filed: September 10, 2021
    Date of Patent: March 12, 2024
    Assignees: ANHUI UNIVERSITY, CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Zhiting Lin, Guanglei Wen, Jun He, Zhan Ying, Xin Li, Kanyu Cao, Wenjuan Lu, Chunyu Peng, Xiulong Wu, Junning Chen
  • Patent number: 11929112
    Abstract: The sense amplifier includes: an amplification module configured to amplify a voltage transmitted by a bit line or a reference bit line, when the sense amplifier is at an amplification stage; a first switch module configured to control the amplification module to be disconnected from the reference bit line, when the sense amplifier performs a read operation for the bit line and is at the amplification stage. In the disclosure, the power consumption of the sense amplifier may be reduced.
    Type: Grant
    Filed: September 13, 2021
    Date of Patent: March 12, 2024
    Assignees: ANHUI UNIVERSITY, CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Chunyu Peng, Zijian Wang, Wenjuan Lu, Xiulong Wu, Jun He, Xin Li, Zhan Ying, Kanyu Cao, Zhiting Lin, Junning Chen
  • Patent number: 11929113
    Abstract: A memory device includes an array of memory cells, a bit line connected to the memory cells, and a power supply voltage input terminal configured to receive a power supply voltage at a first voltage level to operate the memory cells at the first voltage level. A bit line precharge circuit has an input terminal configured to receive the power supply voltage at the first voltage level, and the bit line precharge circuit is configured to precharge the bit lines to a second voltage level lower than the first voltage level.
    Type: Grant
    Filed: December 2, 2022
    Date of Patent: March 12, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Atul Katoch, Adrian Earle
  • Patent number: 11929114
    Abstract: A system and method for efficiently resetting data stored in a memory array are described. In various implementations, an integrated circuit includes a memory for storing data, and a processing unit that generates access requests for the data stored in the memory. When access circuitry of the memory array begins a reset operation, it reduces a power supply voltage level used by memory bit cells in a column of the array to a value less than a threshold voltage of transistors. Therefore, the p-type transistors of the bit cells do not contend with the write driver during a write operation. The access circuitry provides the reset data on the write bit lines, and asserts each of the write word lines of the memory array. To complete the write operation, the access circuitry returns the power supply voltage level from below the threshold voltage level to an operating voltage level.
    Type: Grant
    Filed: December 29, 2021
    Date of Patent: March 12, 2024
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Russell Schreiber, Kyle David Whittle
  • Patent number: 11929115
    Abstract: A memory device and an operation method thereof are provided. The memory device includes memory cells, each having a static random access memory (SRAM) cell and a non-volatile memory cell. The SRAM cell is configured to store complementary data at first and second storage nodes. The non-volatile memory cell is configured to replicate and retain the complementary data before the SRAM cell loses power supply, and to rewrite the replicated data to the first and second storage nodes of the SRAM cell after the power supply of the SRAM cell is restored.
    Type: Grant
    Filed: April 8, 2022
    Date of Patent: March 12, 2024
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Jer-Fu Wang, Hung-Li Chiang, Yi-Tse Hung, Tzu-Chiang Chen, Meng-Fan Chang
  • Patent number: 11929116
    Abstract: A memory device and a method for operating the memory device are provided. The memory device includes a memory cell and a bit line connected to the memory cell. A negative voltage generator is connected to the bit line. The negative voltage generator, when enabled, is operative to provide a first write path for the bit line. A control circuit is connected to the negative voltage generator and the bit line. The control circuit is operative to provide a second write path for the bit line when the negative voltage generator is not enabled.
    Type: Grant
    Filed: January 23, 2023
    Date of Patent: March 12, 2024
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yi-Hsin Nien, Hidehiro Fujiwara, Chih-Yu Lin, Yen-Huei Chen
  • Patent number: 11929117
    Abstract: In certain aspects, a memory device includes a bit line, a plurality of memory cells coupled with the bit line, and N selectors, where N is a positive integer greater than 1, and N word lines. Each one of the plurality of memory cells includes N phase-change memory (PCM) elements. Each one of the N selectors is coupled with a respective one of the N PCM elements. Each one of the N word lines is coupled with a respective one of the N selectors.
    Type: Grant
    Filed: July 23, 2021
    Date of Patent: March 12, 2024
    Assignee: YANGTZE MEMORY TECHNOLOGIES CO., LTD.
    Inventor: Xuwen Pan
  • Patent number: 11929118
    Abstract: Provided is a non-volatile memory device including a memory cell array including cell strings each including memory cells and a string select transistor connected to a string select line; a page buffer circuit including page buffers each including a forcing latch configured to store forcing information; and a control logic circuit configured to, during a program operation on a selected word line, control at least two of a first voltage applied to the string select line in a first interval before a bit line forcing operation for transferring the forcing information to the selected cell string, a second voltage applied to the string select line in a second interval in which the bit line forcing operation is performed, and a third voltage applied to the string select line in a third interval after the bit line forcing operation is performed, to be different from each other.
    Type: Grant
    Filed: May 19, 2022
    Date of Patent: March 12, 2024
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yonghyuk Choi, Yohan Lee, Sangwon Park, Jaeduk Yu
  • Patent number: 11929119
    Abstract: In certain aspects, a three-dimensional (3D) memory device includes a first semiconductor structure, a second semiconductor structure, a third semiconductor structure, and a first bonding interface between the first semiconductor structure and the second semiconductor structure. The first semiconductor structure includes an array of memory cells. The second semiconductor structure includes a first peripheral circuit of the array of memory cells. The first peripheral circuit includes a first transistor. A third semiconductor structure includes a second peripheral circuit of the array of memory cells. The second peripheral circuit includes a second transistor. The first semiconductor structure, the second semiconductor structure, and the third semiconductor structure are stacked over one another.
    Type: Grant
    Filed: September 21, 2021
    Date of Patent: March 12, 2024
    Assignee: YANGTZE MEMORY TECHNOLOGIES CO., LTD.
    Inventors: Liang Chen, Wei Liu, Yanhong Wang, Zhiliang Xia, Wenxi Zhou, Kun Zhang, Yuancheng Yang
  • Patent number: 11929120
    Abstract: A memory cell comprises a floating gate being disposed between a control gate and a channel, the floating gate being electrically isolated from the control gate and the channel by charge barriers and being configured to enable the selective passage of charge carriers into and out of the floating gate to provide occupancy states of the floating gate. The channel is arranged to provide a minimum threshold voltage to be applied between a control gate and the substrate for introducing charge carriers into the channel from the substrate to make the channel conductive, the minimum threshold voltage being dependent on the occupancy state of the floating gate, such that a read voltage may be applied between the control gate and the substrate that will provide a conductive channel for a first occupancy state of the floating gate and a non-conductive channel for a second occupancy state of the floating gate.
    Type: Grant
    Filed: May 28, 2020
    Date of Patent: March 12, 2024
    Assignee: University of Lancaster
    Inventors: Manus Hayne, Dominic Lane
  • Patent number: 11929121
    Abstract: Apparatuses, methods, and systems for storing one data value by programming a first memory cell and a second memory cell are disclosed. The first memory cell and the second memory cell may each be programmed to a first data state, a second data state, or a third data state, and the one data value can correspond to a combination of the first data state, the second data state, or the third data state to which the first memory cell and the second memory cell are programmed, where two combinations of the first data state, the second data state, or the third data state to which the first memory cell is programmable and the first data state, the second data state, or the third data state to which the second memory cell is programmable are ineligible to correspond to the one data value.
    Type: Grant
    Filed: March 9, 2022
    Date of Patent: March 12, 2024
    Assignee: Micron Technology, Inc.
    Inventor: Umberto Di Vincenzo
  • Patent number: 11929122
    Abstract: A memory device includes plural non-volatile memory cells and a control circuit. The plural non-volatile memory cells can store data and are arranged in series between a bit line and a source line. The control circuit synchronizes discharge of charges, which are accumulated in a channel formed by the plural non-volatile memory cells, through the bit line and the source line during an erase operation for erasing the data stored in the plural non-volatile memory cells.
    Type: Grant
    Filed: February 14, 2022
    Date of Patent: March 12, 2024
    Assignee: SK hynix Inc.
    Inventor: Tae Heui Kwon
  • Patent number: 11929123
    Abstract: A semiconductor memory device includes first conductive layers, second conductive layers, a first semiconductor layer, a charge storage layer, and a first wiring. The semiconductor memory device is configured to execute an erase operation including a first and a second erase loop. In the first erase loop, the semiconductor memory device applies a first voltage to at least a part of the first conductive layers and at least a part of the second conductive layers and applies an erase voltage larger than the first voltage to the first wiring. In the second erase loop, the semiconductor memory device applies the first voltage to at least a part of the first conductive layers, applies a second voltage larger than the first voltage to at least apart of the second conductive layers, and applies the erase voltage to the first wiring.
    Type: Grant
    Filed: December 10, 2021
    Date of Patent: March 12, 2024
    Assignee: KIOXIA CORPORATION
    Inventor: Shingo Nakazawa
  • Patent number: 11929124
    Abstract: The present disclosure relates to a method for accessing memory cells comprising: applying an increasing read voltage with a first polarity to the plurality of memory cells; counting a number of switching memory cells in the plurality based on the applying the increasing read voltage; applying a first read voltage with the first polarity based on the number of switched memory cells reaching a threshold number; applying a second read voltage with a second polarity opposite to the first polarity; and determining that a memory cell in the plurality of memory cells has a first logic value based on the memory cell having switched during one of the applying the increasing read voltage and the applying the first read voltage or based on the memory cell not having switched during the applying the second read voltage. A related system is also disclosed.
    Type: Grant
    Filed: November 11, 2020
    Date of Patent: March 12, 2024
    Assignee: Micron Technology, Inc.
    Inventors: Ferdinando Bedeschi, Riccardo Muzzetto, Umberto Di Vincenzo
  • Patent number: 11929125
    Abstract: Apparatuses and techniques are described for reducing the number of latches used in sense circuits for a memory device. The number of internal user data latches in a sense circuit is reduced by using an external data transfer latch to store a bit of user data, in place of an internal user data latch. The user data in the data transfer latches identifies a subset of the data states which are not prohibited from having a verify test. The subset is shifted as the program operation proceeds, at specified program loops, to encompass higher data states. The completion of programming by a memory cell is indicated by the user data latches and another internal latch of the sense circuit in place of the external data transfer latch.
    Type: Grant
    Filed: June 23, 2021
    Date of Patent: March 12, 2024
    Assignee: SanDisk Technologies LLC
    Inventors: Tai-Yuan Tseng, Chia-Kai Chou, Iris Lu
  • Patent number: 11929126
    Abstract: A memory device, and a method of operating the memory device, includes a memory block in which a plurality of cell pages are coupled to each of word lines. The memory device also includes a peripheral circuit configured to adjust a time point at which a verify voltage is applied to a selected word line among the word lines according to an order of performing a program operation during a verify operation of a selected cell page. The memory device further includes a control logic circuit configured to transmit, to the peripheral circuit, an operation code for adjusting a time point at which the verify voltage is output.
    Type: Grant
    Filed: February 18, 2022
    Date of Patent: March 12, 2024
    Assignee: SK hynix Inc.
    Inventors: Sung Hyun Hwang, Jae Yeop Jung, Se Chun Park
  • Patent number: 11929127
    Abstract: A system includes a memory device having a plurality of memory cells and a processing device operatively coupled to the memory device. The processing device is to determine to perform a rewrite on at least a portion of the plurality of memory cells. The processing device can determine that a number of rewrite operations at first subset of memory cells storing a first logic state fail to satisfy a threshold criterion. The processing device can also cause a rewrite of data stored at a second subset of memory cells storing a second logic state in response to determining the number of rewrite operations performed at the first subset of memory cells fail to satisfy the threshold criterion.
    Type: Grant
    Filed: August 31, 2021
    Date of Patent: March 12, 2024
    Assignee: Micron Technology, Inc.
    Inventors: Zhongguang Xu, Murong Lang, Zhenming Zhou
  • Patent number: 11929128
    Abstract: A circuit includes an operational amplifier including an inverting input terminal capacitively coupled to each of an OTP cell array and an NVM cell array and first and second output terminals, an ADC coupled to the first and second output terminals, thereby configured to receive a differential output voltage from the operational amplifier, and a comparator coupled to the ADC and configured to output a data bit responsive to a digital output signal received from the ADC. The circuit is configured to cause the operational amplifier to generate the differential output voltage based on each of a current received from an OTP cell of the OTP cell array and a voltage received from an NVM cell of the NVM cell array.
    Type: Grant
    Filed: March 27, 2023
    Date of Patent: March 12, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventor: Chih-Min Liu
  • Patent number: 11929129
    Abstract: In one implementation, a circuit includes: a comparator; a shift register chain coupled to the comparator; and one or more converters coupled to respective shift registers of the shift register chain, wherein the one or more converters are configured to convert a source of current from a first voltage to a second voltage, and wherein the circuit is configured to selectively transmit an output signal to the one or more converters. In one implementation, the circuit is configured to selectively control modulation for the one or more converters.
    Type: Grant
    Filed: January 26, 2022
    Date of Patent: March 12, 2024
    Assignee: Arm Limited
    Inventor: David Victor Pietromonaco
  • Patent number: 11929130
    Abstract: The present disclosure relates to the field of integrated circuit technologies, and provides a method and device for testing an SR cycle as well as a method and device for testing an AR number. The method for testing an SR cycle includes: executing a preset number of data-retention-capacity acquisition steps, the data-retention-capacity acquisition step including determining a preset refresh time; sending an SR entry command to control a memory to enter an SR operation; sending an SR exit command to control the memory to exit the SR operation after the memory executes the SR for the preset refresh time; detecting a current data retention capacity of the memory; obtaining a cycle of a function of the data retention capacity with respect to the corresponding preset refresh time; and determining the SR cycle of the memory with the cycle of the function.
    Type: Grant
    Filed: January 26, 2021
    Date of Patent: March 12, 2024
    Assignee: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventor: Peng Wang
  • Patent number: 11929131
    Abstract: A memory circuit which includes: A synchronous memory cell array, configured to receive a clock signal and having address lines and bit lines. A margin agent, determining a status of the synchronous memory cell array based on a time duration between a transition of the clock signal and a change on a signal derived from a bit line due to a signaling on at least one of the address lines. In another aspect, a memory cell, having a bit line configured to provide data input/output to the memory cell may be provided with a comparator, comparing a voltage on the bit line with a reference voltage and indicating of a status of the memory cell thereby. Firmware may receive the indication of the status of a memory cell array, and transmit the indication, issue an alert, and/or reconfigure the memory circuit responsive to the status.
    Type: Grant
    Filed: December 3, 2020
    Date of Patent: March 12, 2024
    Assignee: PROTEANTECS LTD.
    Inventors: Eyal Fayneh, Guy Redler, Evelyn Landman
  • Patent number: 11929132
    Abstract: The present invention relates to a testing method, a testing system, and a testing apparatus for a semiconductor chip. The method includes: acquiring a target chip; obtaining an abnormal chip after a test of read and write functions is performed separately on a preset number of memory cells in an edge region of the target chip; recording location information of individual memory cells with abnormal read and write functions on the abnormal chip; judging whether an abnormality of read and write functions of the abnormal chip is a block abnormality based on the location information; wherein the abnormal chip refers to the target chip including the memory cell with abnormal read and write functions.
    Type: Grant
    Filed: June 16, 2021
    Date of Patent: March 12, 2024
    Assignee: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventor: Cheng-Jer Yang
  • Patent number: 11929133
    Abstract: An apparatus is provided, comprising a controller, a plurality of memory devices operably connected to the controller, circuitry configured to measure a performance metric for each of the plurality of memory devices, and circuitry configured to select, based upon the measured performance metric, a subset of the plurality of memory devices to disable in response to a recovery command. Information corresponding to the selected subset cam be stored in a mode register of the apparatus, and the apparatus can further comprise circuitry configured, in response to a recovery command, to disable the subset of the plurality of memory devices.
    Type: Grant
    Filed: January 7, 2022
    Date of Patent: March 12, 2024
    Assignee: Micron Technology, Inc.
    Inventor: Rachael Skreen
  • Patent number: 11929134
    Abstract: Implementations described herein relate to performing a memory built-in self-test and indicating a status of the memory built-in self-test. A memory device may read one or more bits, associated with a memory built-in self-test, that are stored in a mode register of the memory device. The memory device may identify, based on the one or more bits, that the memory built-in self-test is enabled. The memory device may set a DMI bit of the memory device to a first value and perform the memory built-in self-test based on identifying that the memory built-in self-test is enabled. The memory device may set the DMI bit of the memory device to a second value based on a completion of the memory built-in self-test.
    Type: Grant
    Filed: June 17, 2022
    Date of Patent: March 12, 2024
    Assignee: Micron Technology, Inc.
    Inventor: Scott E. Schaefer
  • Patent number: 11929135
    Abstract: A read disturb information determination system includes a storage device coupled to a global read temperature identification system. The storage device reads, from a first row in a storage subsystem in the storage device, data stored in bits that were previously identified as being susceptible to read disturb effects, and error correction information associated with the data. The storage device uses the error correction information to identify a number of the bits that store portions of the data with errors and, based on the number of bits that store portions of the data with errors, determines read disturb information for the first row in the storage subsystem in the storage device. The storage device then uses the read disturb information to generate a read temperature for a second row in the storage subsystem in the storage device, and provides the read temperature to the global read temperature identification system.
    Type: Grant
    Filed: January 22, 2022
    Date of Patent: March 12, 2024
    Assignee: Dell Products L.P.
    Inventors: Ali Aiouaz, Walter A. O'Brien, III, Leland W. Thompson
  • Patent number: 11929136
    Abstract: A memory-testing circuit configured to perform a test of reference bits in a memory. In a read operation, outputs of data bit columns are compared with one or more reference bit columns. The memory-testing circuit comprises: a test controller and association adjustment circuitry configurable by the test controller to associate another one or more reference bit columns or one or more data bit columns with the data bit columns in the read operation. The test controller can determine whether the original one or more reference bit columns have a defect based on results from the two different association.
    Type: Grant
    Filed: March 18, 2021
    Date of Patent: March 12, 2024
    Assignee: Siemens Industry Software Inc.
    Inventors: Jongsin Yun, Benoit Nadeau-Dostie, Harshitha Kodali
  • Patent number: 11929137
    Abstract: The present application provides a method for testing a memory, including the steps of: providing a database, the database including a deviation value between a data strobe signal and a clock signal and a corresponding relationship between the deviation value and a memory parameter; searching the database for a deviation value corresponding to a preset memory parameter when a read command is applied to the memory under the preset memory parameter; acquiring a time value at which an output signal is to be captured according to the deviation value; and capturing the output signal at the time value to perform the testing for the memory.
    Type: Grant
    Filed: November 17, 2021
    Date of Patent: March 12, 2024
    Assignee: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventor: Yangyang Dai
  • Patent number: 11929138
    Abstract: A system includes a memory component, and a processing device coupled with the memory component. The processing device to identify a group of management units of the memory component, wherein the group of management units is included in a set of retired groups of management units, select a management unit from the group of management units, perform a media integrity check on the management unit to determine a failed bit count of the management unit, and in response to the failed bit count of the management unit failing to satisfy a threshold criterion, remove the group of management units from the set of retired groups of management units.
    Type: Grant
    Filed: October 28, 2021
    Date of Patent: March 12, 2024
    Assignee: Micron Technology, Inc.
    Inventors: Jian Huang, Zhenming Zhou
  • Patent number: 11929139
    Abstract: Methods of optimizing the placement of memories in a memory device including a substrate and an electrical component, and associated devices and systems, are disclosed herein. A representative method includes first testing the memories to determine at least one parameter for each of the memories indicating an ability of the memory to process signals from the electrical component. The method can further include labeling each memory with a label based on the parameter, the labels including at least a first label and a second label. The first label can indicate that the memories with the first label are better able to process signals from the electrical component than the memories with the second label. The method can further include electrically coupling the memories to the substrate such that the memories with the second label are positioned closer to the electrical component than the memories with the first label.
    Type: Grant
    Filed: April 11, 2022
    Date of Patent: March 12, 2024
    Assignee: Micron Technology, Inc.
    Inventors: James S. Rehmeyer, Christopher G. Wieduwilt
  • Patent number: 11929140
    Abstract: A memory controller comprising a DMA master device configured to provide a first data group to a non-volatile memory (NVM) device, a program buffer memory configured to temporarily store the first data group before the DMA master device provides the first data group to the NVM device, an exclusive OR computing circuit configured to perform an exclusive OR computation and an accumulation on a plurality of data included in the first data group provided from the program buffer memory to generate a first recovery data, after the DMA master device provides the first data group to the NVM device, and a buffer slave device including a first program recovery buffer memory configured to store the first recovery data and provide the first recovery data from the first program recovery buffer memory to the program buffer memory, in response to a program failure signal, may be provided.
    Type: Grant
    Filed: June 2, 2022
    Date of Patent: March 12, 2024
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young Min Lee, Hyung Jin Kim, Seong Wan Hong
  • Patent number: 11929141
    Abstract: Sparsity-aware reconfiguration compute-in-memory (CIM) static random access memory (SRAM) systems are disclosed. In one aspect, a reconfigurable precision succession approximation register (SAR) analog-to-digital converter (ADC) that has the ability to form (n+m) bit precision using n-bit and m-bit sub-ADCs is provided. By controlling which sub-ADCs are used based on data sparsity, precision may be maintained as needed while providing a more energy efficient design.
    Type: Grant
    Filed: December 8, 2021
    Date of Patent: March 12, 2024
    Assignee: Purdue Research Foundation
    Inventors: Kaushik Roy, Amogh Agrawal, Mustafa Fayez Ahmed Ali, Indranil Chakraborty, Aayush Ankit, Utkarsh Saxena
  • Patent number: 11929142
    Abstract: Disclosed herein is an apparatus for hardware metering using a memory-type camouflaged cell. The apparatus includes memory including at least one camouflaged memory cell in which a key is hidden by a designer in advance and a controller for controlling whether to block the supply of power to the memory. The controller may perform reading a key from a corresponding key location in the multiple memory cells of the memory based on key location information stored in the controller when a key is input from the outside, determining whether the key input from the outside is the same as the key read from the memory, setting an authentic flag based on the determination result, and performing control based on the set authentic flag such that the memory operates normally or the supply of power is blocked.
    Type: Grant
    Filed: October 14, 2021
    Date of Patent: March 12, 2024
    Assignee: ELECTRONICS AND TELECOMMUNICATIONS RESEARCH INSTITUTE
    Inventor: Jae-Mun Oh
  • Patent number: 11929143
    Abstract: Technology provided herein relates in part to methods, processes, machines and apparatuses for non-invasive assessment of copy number alterations. In particular, a method is provided for determining presence or absence of a copy number alteration for a test subject. The method includes providing a set of sequence reads. The sequence reads may be obtained from circulating cell free sample nucleic acid from a test sample obtained from the test subject, and the circulating cell free sample nucleic acid may be captured by probe oligonucleotides under hybridization conditions. The method further includes determining a probe coverage quantification of the sequence reads for the probe oligonucleotides and determining the presence or absence of a copy number alteration in the circulating cell free sample nucleic acid based on the probe coverage quantification of the sequence reads for the probe oligonucleotides for the test sample.
    Type: Grant
    Filed: January 22, 2018
    Date of Patent: March 12, 2024
    Assignee: SEQUENOM, INC
    Inventors: Yijin Wu, Amin Mazloom, Yang Zhong, Mostafa Azab
  • Patent number: 11929144
    Abstract: The present invention provides a method of detecting mutational signatures in a DNA sample. The invention relates to method of detecting signatures arising from rearrangements in the DNA in the sample and determining the contributions of known rearrangement signatures to said rearrangements. In particular embodiments, the contributions are determined by computing the cosine similarity between the rearrangement mutations in said catalogue and the rearrangement mutational signatures. The rearrangement signatures are classified based on whether they are clustered or not, whether they are tandem duplications, deletions, inversions or translocations and on the basis of their size.
    Type: Grant
    Filed: April 28, 2017
    Date of Patent: March 12, 2024
    Assignee: Genome Research Limited
    Inventors: Serena Nik-Zainal, Mike Stratton, Dominik Glodzik
  • Patent number: 11929145
    Abstract: Technology provided herein relates in part to methods, processes, machines and apparatuses for non-invasive assessment of genetic alterations. In particular, a method is provided for that includes obtaining a set of sequence reads. The sequence reads each include a single molecule barcode (SMB) sequence that is a non-random oligonucleotide sequence. The method further includes assigning the sequence reads to read groups according to a read group signature. The read group signature comprises an SMB sequence and a start and end position of a nucleic acid fragment from the circulating cell free sample nucleic acid. The sequence reads comprising start and end positions and an SMB sequence similar to the read group signature are assigned to a read group. The method further includes generating a consensus for each read group, and determining the presence or absence of a genetic alteration based on the consensus for each read group.
    Type: Grant
    Filed: January 22, 2018
    Date of Patent: March 12, 2024
    Assignee: SEQUENOM, INC
    Inventors: Mostafa Azab, Michael Sykes, Youting Sun, Amin Mazloom, Taylor Jensen, Mathias Ehrich, Christopher Ellison
  • Patent number: 11929146
    Abstract: Provided herein are methods, processes, systems, machines and apparatuses for non-invasive assessment of chromosome alterations.
    Type: Grant
    Filed: August 19, 2019
    Date of Patent: March 12, 2024
    Assignee: SEQUENOM, INC.
    Inventors: Sung Kim, Taylor Jacob Jensen, Mathias Ehrich
  • Patent number: 11929147
    Abstract: Described herein are methods for identifying quasispecies of genomes by clustering sequence reads for samples including the genomes based on the similarities of the sequence reads.
    Type: Grant
    Filed: September 12, 2018
    Date of Patent: March 12, 2024
    Assignee: Roche Sequencing Solutions, Inc.
    Inventors: Darya Filippova, Khai Luong, Garima Kushwaha
  • Patent number: 11929148
    Abstract: Systems and methods for determining a cancer class of a subject are provided in which a plurality of sequence reads, in electronic form, are obtained from a biological sample of the subject. The sample comprises a plurality of cell-free DNA molecules including respective DNA molecules longer than a threshold length of less than 160 nucleotides. The plurality of sequence reads excludes sequence reads of cell-free DNA molecules in the plurality of cell-free DNA molecules longer than the threshold length. The plurality of sequence reads is used to identify a relative copy number at each respective genomic location in a plurality of genomic locations in the genome of the subject. The genetic information about the subject obtained from the sample and the genetic information consisting of the identification of the relative copy number at each respective genomic location, is applied to a classifier that determines the cancer class of the subject.
    Type: Grant
    Filed: March 12, 2020
    Date of Patent: March 12, 2024
    Assignee: GRAIL, LLC
    Inventors: Darya Filippova, Matthew H. Larson, M. Cyrus Maher, Monica Portela dos Santos Pimentel, Robert Abe Paine Calef
  • Patent number: 11929149
    Abstract: Provided herein are methods for aligning raw genetic sequence data generated by a sequencing device. Also provided herein are methods and systems for quantifying the probability that possible alignments for one or more read pairs are correct, for calling known variants, and for detecting novel structural variants.
    Type: Grant
    Filed: August 4, 2016
    Date of Patent: March 12, 2024
    Assignee: ARC BIO, LLC
    Inventors: Alejandro Quiroz Zarate, Roberto Olivares-Amaya, Thomas James Watson, Jr., Helen Cecile Van Aggelen, Eduardo Coronado Sroka, Carlos Antonio Angulo Sermeno, Fernando Fimbres Jurado, Abraham Solis Garcia-Inda, Fernando Fontove Herrera, Pablo G. Coste
  • Patent number: 11929150
    Abstract: In accordance with embodiments, a computing device of a processing system performs a seed search of a short read (SR) against a reference sequence using a Burrows Wheeler Transform (BWT) algorithm to determine a seed. During the seed search one or more seed candidates in the reference sequence are determined. If the number of matches is less than or equal to a predefined threshold value the seed search using the BWT algorithm is stopped. Each seed candidate is extended to a respective extended seed candidate equal in length to the SR. bp-to-bp comparisons are performed between a remaining bp sequence of the SR after the matching bp and a corresponding remaining bp sequence in each extended seed candidate. An extended seed candidate that exactly matches the SR in the bp-to-bp comparisons is outputted as the seed.
    Type: Grant
    Filed: January 22, 2020
    Date of Patent: March 12, 2024
    Assignee: HUAWEI TECHNOLOGIES CO., LTD.
    Inventors: Meysam Roodi, Zahra Lak
  • Patent number: 11929151
    Abstract: The invention provides a method for predicting whether a binding peptide, which binds to a target peptide presented by a Major Histocompatibility Complex (MHC) and is for administration to a subject, has the potential to cross react with another peptide in the subject in vivo. The method comprises the steps of identifying at least one binding motif in the target peptide to which the binding peptide binds; and searching for peptides that are present in the subject that comprise the at least one binding motif and that are not the target peptide. The presence of one or more such peptides indicates that the binding peptide has the potential to cross react in vivo.
    Type: Grant
    Filed: January 26, 2021
    Date of Patent: March 12, 2024
    Assignees: Immunocore Limited, Adaptimmune Limited
    Inventors: Brian John Cameron, Annelise Brigitte Vuidepot, Bent Karsten Jakobsen
  • Patent number: 11929152
    Abstract: Techniques for predicting a pair of an enzyme primary sequence and a substrate, and interaction probability for the pair are described. An exemplary method includes receiving a request to predict a pair of an enzyme primary sequence and a substrate, and interaction probability for the pair; combining an enzyme vector, a substrate vector, and an interaction indication for the enzyme and substrate to form a machine learning model input; applying a machine learning model to the machine learning model input to predict the pair of an enzyme primary sequence and a substrate, and interaction probability for the pair; and outputting a result of the application of the machine learning model including the predicted pair of an enzyme primary sequence and a substrate, and interaction probability for the pair.
    Type: Grant
    Filed: June 9, 2020
    Date of Patent: March 12, 2024
    Assignee: Amazon Technologies, Inc.
    Inventors: Alexander Sewall Ford, Zachary Wu, Layne Christopher Price, Franziska Seeger, Yen Ling Adelene Sim
  • Patent number: 11929153
    Abstract: A process for converting a first hydrocarbon feed stream to one or more liquid transportation fuels in a petroleum refinery where the feed stream is analyzed by at least one analytical method to produce data that is transformed to wavelet coefficients data. A pattern recognition algorithm is trained to recognize subtle features in the wavelet coefficients data that are associated with an attribute of the feed stream. The trained pattern recognition algorithm then rapidly classifies potential hydrocarbon feed streams as a member of either a first group or a second group where the second group comprises hydrocarbon feed streams where the attribute or chemical characteristic at or above a predetermined threshold value. This classification allows rapid decisions to be made regarding utilization of the feedstock in the refinery that may include altering at least one variable in the operation of the refinery.
    Type: Grant
    Filed: December 13, 2022
    Date of Patent: March 12, 2024
    Assignee: Phillips 66 Company
    Inventors: Ayuba Fasasi, Alec C. Durrell, Jinfeng Lai, David A. Henning, Franklin Uba