Chip Mounted On Chip Patents (Class 257/777)
  • Patent number: 9472451
    Abstract: Semiconductor package device, such as wafer-level package semiconductor devices, are described that have pillars for providing electrical interconnectivity. In an implementation, the wafer-level package devices include an integrated circuit chip having at least one pillar formed over the integrated circuit chip. The pillar is configured to provide electrical interconnectivity with the integrated circuit chip. The wafer-level package device also includes an encapsulation structure configured to support the pillar.
    Type: Grant
    Filed: October 13, 2014
    Date of Patent: October 18, 2016
    Assignee: Maxim Integrated Products, Inc.
    Inventors: Viren Khandekar, Karthik Thambidurai, Ahmad Ashrafzadeh, Amit S. Kelkar, Hien D. Nguyen
  • Patent number: 9460976
    Abstract: An electronic switching device array encapsulated in an encapsulating structure; wherein said array is exposed to one or more gas pockets between said array and said encapsulating structure.
    Type: Grant
    Filed: March 16, 2012
    Date of Patent: October 4, 2016
    Assignee: FLEXENABLE LIMITED
    Inventors: Daniel Garden, Jan Jongman, Martin Lewis
  • Patent number: 9461069
    Abstract: An aspect of the instant disclosure provides a multilayer device structure that comprises: a substrate defining a first device region and a second device region laterally offsetting each other; a first channel material layer disposed over the substrate in the first device region; a second channel material layer over the substrate in the second device region, wherein the second channel material layer is arranged at an elevation higher than the first channel material layer; and a first device and a second device respectively fabricated from the first and the second channel material layers, wherein the first device and the second device vertically offsetting each other and defining an offset region above the first device, thereby reducing parasitic interference there-between.
    Type: Grant
    Filed: November 5, 2015
    Date of Patent: October 4, 2016
    Assignee: Taiwan Semiconductor Manufacturing Company Limited
    Inventors: Yi-Tang Lin, Clement Hsingjen Wann
  • Patent number: 9458540
    Abstract: A manufacturing method of a package substrate is provided. A first base is formed. Metal bumps are formed on the first base by plating. A second base having an upper and a lower surfaces, a core dielectric layer, a first and a second copper foil layers and containing cavities is provided. An adhesive layer is formed on inner walls of the containing cavities. The first and the second bases are laminated so that the metal bumps are disposed inside the containing cavities. A first base is removed. Blind via holes extending from the upper surface to the metal bumps are formed. A conductive material layer is formed on the first and the second copper foil layers, wherein the conductive material layer fills the blind via holes so as to define conductive through via holes. The conductive material layer is patterned to form a first and a second patterned metal layers.
    Type: Grant
    Filed: April 14, 2015
    Date of Patent: October 4, 2016
    Assignee: Subtron Technology Co., Ltd.
    Inventors: Chin-Sheng Wang, Chien-Ming Chen
  • Patent number: 9455218
    Abstract: An apparatus including a die; and a build-up carrier including alternating layers of conductive material and dielectric material disposed on a device side of the die and dielectric material embedding a portion of a thickness dimension of the die; and a plurality of carrier contact points disposed at a gradation between the device side of the die and the embedded thickness dimension of the die and configured for connecting the carrier to a substrate. A method including disposing a die on a sacrificial substrate with a device side of the die opposite the sacrificial substrate; forming a build-up carrier adjacent a device side of a die, wherein the build-up carrier includes a dielectric material defining a gradation between the device side of the die and a backside of the die, the gradation including a plurality of carrier contact points; and separating the die and the carrier from the sacrificial substrate.
    Type: Grant
    Filed: March 28, 2013
    Date of Patent: September 27, 2016
    Assignee: Intel Corporation
    Inventors: Toong Erh Ooi, Bok Eng Cheah, Nitesh Nimkar
  • Patent number: 9449763
    Abstract: There is provided a multilayer ceramic electronic component, including: a ceramic body in which a plurality of dielectric layers are stacked; a plurality of first and second internal electrodes alternately exposed through both end surfaces of the ceramic body, having respective ones of the dielectric layers interposed therebetween, and being placed alternately to the left and to the right in a width direction of the ceramic body to be offset from one another, when the ceramic body is viewed in a width-thickness cross-sectional direction; and first and second external electrodes formed on the end surfaces of the ceramic body and electrically connected to the first and second internal electrodes, respectively.
    Type: Grant
    Filed: August 13, 2013
    Date of Patent: September 20, 2016
    Assignee: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Jong Ho Lee, Jae Yeol Choi, Sung Woo Kim, Yu Na Kim
  • Patent number: 9449946
    Abstract: Disclosed are a semiconductor device and a manufacturing method thereof, which can achieve miniaturization and improvement in the integration level by forming a substrate using a pattern layer implemented on a wafer in a semiconductor fabrication (FAB) process. In one exemplified embodiment, the manufacturing method of the semiconductor device includes preparing a first semiconductor die including a plurality of through electrodes and a plurality of first conductive pillars, mounting the first semiconductor die to connect the first conductive pillars to the pattern layer provided on a wafer, forming a first encapsulant to cover the pattern layer and the first semiconductor die, mounting a second semiconductor die to electrically connect second conductive pillars provided in the second semiconductor die to the plurality of through electrodes exposed to a second surface of the first semiconductor die, and removing the wafer from a first surface of the pattern layer.
    Type: Grant
    Filed: March 18, 2014
    Date of Patent: September 20, 2016
    Assignee: Amkor Technology, Inc.
    Inventors: Pil Je Sung, Seong Min Seo, Jong Sik Paek, Seo Yeon Ahn, Hui Tae Kim
  • Patent number: 9443783
    Abstract: A system and method for stacking semiconductor devices in three dimensions is provided. In an embodiment two or more semiconductor dies are attached to a carrier and encapsulated. Connections of the two or more semiconductor dies are exposed, and the two or more semiconductor dies may be thinned to form connections on an opposite side. Additional semiconductor dies may then be placed in either an offset or overhanging position.
    Type: Grant
    Filed: September 14, 2012
    Date of Patent: September 13, 2016
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Jing-Cheng Lin, Chen-Hua Yu
  • Patent number: 9445534
    Abstract: An information handling system (IHS) when operational has compute components held by a lightweight server (LWS) chassis. For both shipping and operational support, the LWS chassis is inserted into a casing that is laterally sized to prevent lateral movement of the server chassis. The casing is formed of an impact tolerant material to protect the server chassis and any functional compute components inserted within the server chassis. In addition, the casing has sealable flaps that enable the server chassis to be fully enclosed within the casing. Thereby, the casing can be utilized as an external shipping carton in which the IHS can be physically shipped to a destination.
    Type: Grant
    Filed: June 9, 2014
    Date of Patent: September 13, 2016
    Assignee: DELL PRODUCTS, L.P.
    Inventors: Edmond I. Bailey, Walter Carver, Steven Embleton
  • Patent number: 9443760
    Abstract: An electronic device includes a first chip carrier and a second chip carrier isolated from the first chip carrier. A first power semiconductor chip is mounted on and electrically connected to the first chip carrier. A second power semiconductor chip is mounted on and electrically connected to the second chip carrier. An electrically insulating material is configured to at least partially surround the first power semiconductor chip and the second power semiconductor chip. An electrical interconnect is configured to electrically connect the first power semiconductor chip to the second power semiconductor chip, wherein the electrical interconnect has at least one of a contact clip and a galvanically deposited conductor.
    Type: Grant
    Filed: November 17, 2014
    Date of Patent: September 13, 2016
    Assignee: INFINEON TECHNOLOGIES AG
    Inventors: Joachim Mahler, Thomas Bemmerl, Anton Prueckl
  • Patent number: 9437579
    Abstract: A microelectronic assembly can include a substrate having first and second surfaces each extending in first and second transverse directions, a peripheral edge extending in the second direction, first and second openings extending between the first and second surfaces, and a peripheral region of the second surface extending between the peripheral edge and one of the openings. The assembly can also include a first microelectronic element having a front surface facing the first surface, a rear surface opposite therefrom, and an edge extending between the front and rear surfaces. The assembly can also include a second microelectronic element having a front surface facing the rear surface of the first microelectronic element and projecting beyond the edge of the first microelectronic element. The assembly can also include a plurality of terminals exposed at the second surface, at least one of the terminals being disposed at least partially within the peripheral region.
    Type: Grant
    Filed: April 17, 2015
    Date of Patent: September 6, 2016
    Assignee: Tessera, Inc.
    Inventors: Belgacem Haba, Wael Zohni, Richard Dewitt Crisp, Ilyas Mohammed, Frank Lambrecht
  • Patent number: 9431322
    Abstract: According to one embodiment, a semiconductor device includes chips and a first selection circuit. Each of the chips has at least first and second vias for transmitting at least first and second address signals, these chips are stacked to be electrically connected via the first and second vias. The first selection circuit is provided in each chip, includes a logic circuit that selects a chip based on at least the first and second address signals, and supplies a result of operating the first and second address signals to the subsequent chip.
    Type: Grant
    Filed: November 24, 2014
    Date of Patent: August 30, 2016
    Assignee: KABUSHIKI KAISHA TOSHIBA
    Inventor: Masaru Koyanagi
  • Patent number: 9431371
    Abstract: There are disclosed herein various implementations of semiconductor packages including a bridge interposer. One exemplary implementation includes a first active die having a first portion situated over the bridge interposer, and a second portion not situated over the bridge interposer. The semiconductor package also includes a second active die having a first portion situated over the bridge interposer, and a second portion not situated over the bridge interposer. The second portion of the first active die and the second portion of the second active die include solder balls mounted on a package substrate, and are configured to communicate electrical signals to the package substrate utilizing the solder balls and without utilizing through-semiconductor vias (TSVs).
    Type: Grant
    Filed: April 30, 2015
    Date of Patent: August 30, 2016
    Assignee: Broadcom Corporation
    Inventors: Sampath K. Karikalan, Sam Ziqun Zhao, Kevin Kunzhong Hu, Rezaur Rahman Khan, Pieter Vorenkamp, Xiangdong Chen
  • Patent number: 9418974
    Abstract: Stacked semiconductor die assemblies with support members and associated systems and methods are disclosed herein. In one embodiment, a semiconductor die assembly can include a package substrate, a first semiconductor die attached to the package substrate, and a plurality of support members also attached to the package substrate. The plurality of support members can include a first support member and a second support member disposed at opposite sides of the first semiconductor die, and a second semiconductor die can be coupled to the support members such that at least a portion of the second semiconductor die is over the first semiconductor die.
    Type: Grant
    Filed: April 29, 2014
    Date of Patent: August 16, 2016
    Assignee: Micron Technology, Inc.
    Inventors: Hong Wan Ng, Seng Kim Ye
  • Patent number: 9418964
    Abstract: A chip package structure includes a carrier and a chip group. The chip group includes a pair of first chips that are identical IC chips. The pair of first chips are disposed on the carrier in opposite directions and parallel to each other, and electrically connected with the carrier.
    Type: Grant
    Filed: March 26, 2012
    Date of Patent: August 16, 2016
    Assignee: VIA Technologies, Inc.
    Inventors: Wen-Yuan Chang, Yeh-Chi Hsu, Wei-Chih Lai
  • Patent number: 9401349
    Abstract: A stack of chips is formed by a first integrated-circuit chip and a second integrated-circuit chip. The chips have opposing faces which are separated from each other by an interposed spacer. The spacer is fastened by adhesion to only one of the opposing faces. The opposing faces are fastened to each other by a local adhesive which is separate from spacer.
    Type: Grant
    Filed: May 28, 2015
    Date of Patent: July 26, 2016
    Assignees: STMICROELECTRONICS (GRENOBLE 2) SAS, STMICROELECTRONICS (MALTA) LTD, STMICROELECTRONICS S.R.L.
    Inventors: Angelo Crobu, Kenneth Fonk, Romain Coffy
  • Patent number: 9397073
    Abstract: A method of using a BEOL connection structure to distribute current evenly among multiple TSVs in a series for delivery to a top die and a BS-RDL PDN to distribute a uniform power/ground network and the resulting device are provided. Embodiments include providing a bottom die of a 3D IC stack, the bottom die having a connection pad; providing a top die of the 3D IC stack, the top die having a plurality of power/ground micropillars; forming a BEOL connection structure between the bottom and top dies, the BEOL connection structure having a plurality of power supply TSVs; forming a BS-RDL PDN between the bottom and top dies, the BS-RDL PDN including a plurality of the BEOL connection structures; and connecting the connection pad electrically to the micropillars through the power supply TSVs and the BS-RDL PDN.
    Type: Grant
    Filed: March 23, 2015
    Date of Patent: July 19, 2016
    Assignee: GLOBALFOUNDRIES INC.
    Inventor: Luke England
  • Patent number: 9397078
    Abstract: Semiconductor device assemblies with underfill containment cavities are disclosed herein. In one embodiment, a semiconductor device assembly can include a first semiconductor die having a base region formed from a substrate material, a recessed surface along the base region, a peripheral region formed from the substrate material and projecting from the base region, and a sidewall surface along the peripheral region and defining a cavity with the sidewall surface in the peripheral region. The semiconductor device assembly further includes a thermal transfer structure attached to the peripheral region of the first die adjacent the cavity, and an underfill material at least partially filling the cavity and including a fillet between the peripheral region and the stack of second semiconductor dies.
    Type: Grant
    Filed: March 2, 2015
    Date of Patent: July 19, 2016
    Assignee: Micron Technology, Inc.
    Inventors: Anilkumar Chandolu, Wayne H. Huang, Sameer S. Vadhavkar
  • Patent number: 9397068
    Abstract: A manufacturing method for Package in Package (PiP) electronic device based on multi-row Quad Flat No-lead (QFN) package is provided wherein the lower surface of plate metallic base material are half-etched to form grooves. Insulation filling material is filled in the half-etched grooves. The upper surface of plate metallic base material is half-etched to form chip pad and multi-row of leads. Encapsulating IC chip for wire bonding, adhesive material, metal wire, chip pad and a plurality of leads to form a multi-row QFN package as an inner package. Flip-chip bonding IC chip with solder bumps on the first metal material layer of leads. Encapsulating IC chip with solder bumps, the multi-row QFN package, adhesive material, and leads to form an array of PiP electronic devices. Sawing and separating the PiP electronic device array, forming PiP electronic device unit.
    Type: Grant
    Filed: December 4, 2012
    Date of Patent: July 19, 2016
    Assignee: BEIJING UNIVERSITY OF TECHNOLOGY
    Inventors: Fei Qin, Guofeng Xia, Tong An, Wei Wu, Chengyan Liu, Wenhui Zhu
  • Patent number: 9390992
    Abstract: Semiconductor packages are provided. A semiconductor package may include a wiring board and a first semiconductor chip on the wiring board. Moreover, the semiconductor package may include a metal layer on the first semiconductor chip and a second semiconductor chip on the metal layer. The metal layer may be between the first and second semiconductor chips.
    Type: Grant
    Filed: May 29, 2014
    Date of Patent: July 12, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Heungkyu Kwon, Sangho An
  • Patent number: 9385066
    Abstract: A method of manufacture of an integrated packaging system includes: providing a substrate; mounting an integrated circuit on the substrate; mounting an interposer substrate having an interposer pad on the integrated circuit; covering an encapsulant over the integrated circuit and the interposer substrate; forming a hole through the encapsulant aligned over the interposer pad; and placing a conductive connector on and in direct contact with the interposer pad.
    Type: Grant
    Filed: May 20, 2014
    Date of Patent: July 5, 2016
    Assignee: STATS ChipPAC Pte. Ltd.
    Inventors: In Sang Yoon, DeokKyung Yang, Sungmin Song
  • Patent number: 9379092
    Abstract: A method and structure for stabilizing an array of micro devices is disclosed. A stabilization layer includes an array of stabilization cavities and array of stabilization posts. Each stabilization cavity includes sidewalls surrounding a stabilization post. The array of micro devices is on the array of stabilization posts. Each micro device in the array of micro devices includes a bottom surface that is wider than a corresponding stabilization post directly underneath the bottom surface.
    Type: Grant
    Filed: November 3, 2015
    Date of Patent: June 28, 2016
    Assignee: Apple Inc.
    Inventors: Hsin-Hua Hu, Kevin K. C. Chang, Andreas Bibl
  • Patent number: 9368374
    Abstract: A method of manufacturing a semiconductor device is provided. The method includes placing a semiconductor chip by flip-chip mounting on a substrate by using an insulating resin adhesive film (NCF) and preventing overflow of the NCF and the intervention of an insulating resin or an inorganic filler between a bump and an electrode during hot pressing. The method also includes temporarily affixing an NCF of a size that is substantially 60 to 100% the area of a region enclosed with a plurality of bumps of the semiconductor chip arranged in a peripheral alignment, and having a minimum melt viscosity of 2×102 to 1×105 Pa·s, to the region enclosed with a plurality of electrodes of the substrate corresponding to the bumps, and aligning the semiconductor chip and the substrate with each other such that the bumps and the electrodes corresponding thereto are opposed to each other.
    Type: Grant
    Filed: February 23, 2010
    Date of Patent: June 14, 2016
    Assignee: Dexerials Corporation
    Inventors: Kazunori Hamazaki, Takashi Matsumura, Daisuke Sato, Yasuhiro Suga
  • Patent number: 9362141
    Abstract: Stacked microelectronic devices and methods for manufacturing such devices are disclosed herein. In one embodiment, a stacked microelectronic device assembly can include a first known good packaged microelectronic device including a first interposer substrate. A first die and a first through-casing interconnects are electrically coupled to the first interposer substrate. A first casing at least partially encapsulates the first device such that a portion of each first interconnect is accessible at a top portion of the first casing. A second known good packaged microelectronic device is coupled to the first device in a stacked configuration. The second device can include a second interposer substrate having a plurality of second interposer pads and a second die electrically coupled to the second interposer substrate. The exposed portions of the first interconnects are electrically coupled to corresponding second interposer pads.
    Type: Grant
    Filed: May 20, 2013
    Date of Patent: June 7, 2016
    Assignee: Micron Technology, Inc.
    Inventors: David J. Corisis, Chin Hui Chong, Choon Kuan Lee
  • Patent number: 9362212
    Abstract: A packaged integrated circuit device includes a substrate module, leads, an IC die having first and second sets of die contact pads, and an encapsulant. The substrate module has upper and lower sets of conductive contacts on its upper and lower surfaces, respectively. The upper set of conductive contacts is electrically connected to the lower set of conductive contacts. The first set of die contact pads is electrically connected to the upper set of conductive contacts. The second set of die contact pads is electrically connected to the leads. Certain embodiments are a multi-form packaged device having both leads and conductive balls supporting different types of external connections, such as BGA and QFN.
    Type: Grant
    Filed: September 11, 2015
    Date of Patent: June 7, 2016
    Assignee: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Yanbo Xu, Jianshe Bi, Jinsheng Wang, Zhijie Wang, Fei Zong
  • Patent number: 9356066
    Abstract: A stacked integrated circuit (IC) device and a method are disclosed. The stacked IC device includes a first semiconductor element and a second semiconductor element bonded on the first semiconductor element. The first semiconductor element includes a first substrate, a common conductive feature in the first substrate, a first inter-level dielectric (ILD) layer, a first interconnection feature and a conductive plug connecting the first interconnection feature to the common conductive feature. The second semiconductor element includes a second substrate, a second ILD layers over the second substrate and a second interconnection feature in second ILD layers. The device also includes a conductive deep plug connecting to the common conductive feature in the first semiconductor element and the second interconnection feature. The conductive deep plug is separated with the conductive plug by the first ILD layer.
    Type: Grant
    Filed: May 21, 2013
    Date of Patent: May 31, 2016
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chun-Chieh Chuang, Dun-Nian Yaung, Jen-Cheng Liu, Feng-Chi Hung, Tzu-Hsuan Hsu, Shu-Ting Tsai, Min-Feng Kao
  • Patent number: 9355991
    Abstract: A method for fabricating an electronic multi-output device. A substrate having a pad and pins is provided. A first chip is provided having a first and a second transistor integrated so that the first terminals of the transistors are merged into a common terminal on one chip surface and the patterned second and third terminals are on the opposite chip surface. The common first terminal is attached to the substrate pad. A driver and control chip is attached to the substrate pad adjacent to the first chip. The second terminals of the first and second transistors are connected by discrete first and second gang clips to respective substrate pins. A second chip is provided having a third and a fourth transistor integrated so that the second terminals of the transistors are merged into a common terminal on one chip surface. Patterned first and third terminals are on the opposite chip surface. The second chip is flipped to attach the first terminals vertically to the first and second gang clips.
    Type: Grant
    Filed: November 11, 2015
    Date of Patent: May 31, 2016
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Marie Denison, Brian Ashley Carpenter, Osvaldo Jorge Lopez, Juan Alejandro Herbsommer, Jonathan Noquil
  • Patent number: 9356000
    Abstract: A semiconductor integrated circuit may include a plurality of semiconductor chips configured to be stacked in three dimensions, a first group of through-chip vias configured to go through the plurality of semiconductor chips, respectively, and to be used for density extension of the semiconductor integrated circuit, and a second group of through-chip vias configured to go through the plurality of semiconductor chips, respectively, and to be used for a bandwidth extension of the semiconductor integrated circuit. Each of the plurality of semiconductor chips includes a path selection unit configured to select one of the first group of through-chip vias arranged in the semiconductor chip or one of the second group of through-chip vias arranged in the semiconductor chip in response to a mode switching signal, and an internal circuit configured to be selectively coupled to a through-chip via selected by the path selection unit.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: May 31, 2016
    Assignee: SK Hynix Inc.
    Inventor: Tae-Yong Lee
  • Patent number: 9349596
    Abstract: Methods of forming a silicon carbide semiconductor device are disclosed. The methods include forming a semiconductor device at a first surface of a silicon carbide substrate having a first thickness, and mounting a carrier substrate to the first surface of the silicon carbide substrate. The carrier substrate provides mechanical support to the silicon carbide substrate. The methods further include thinning the silicon carbide substrate to a thickness less the first thickness, forming a metal layer on the thinned silicon carbide substrate opposite the first surface of the silicon carbide substrate, and locally annealing the metal layer to form an ohmic contact on the thinned silicon carbide substrate opposite the first surface of the silicon carbide substrate. The silicon carbide substrate is singulated to provide a singulated semiconductor device.
    Type: Grant
    Filed: May 29, 2009
    Date of Patent: May 24, 2016
    Assignee: Cree, Inc.
    Inventors: Anant Agarwal, Sei-Hyung Ryu, Matthew Donofrio
  • Patent number: 9343368
    Abstract: Pass-through 3D interconnects and microelectronic dies and systems of stacked dies that include such interconnects to disable electrical connections are disclosed herein. In one embodiment, a system of stacked dies includes a first microelectronic die having a backside, an interconnect extending through the first die to the backside, an integrated circuit electrically coupled to the interconnect, and a first electrostatic discharge (ESD) device electrically isolated from the interconnect. A second microelectronic die has a front side coupled to the backside of the first die, a metal contact at the front side electrically coupled to the interconnect, and a second ESD device electrically coupled to the metal contact. In another embodiment, the first die further includes a substrate carrying the integrated circuit and the first ESD device, and the interconnect is positioned in the substrate to disable an electrical connection between the first ESD device and the interconnect.
    Type: Grant
    Filed: July 7, 2014
    Date of Patent: May 17, 2016
    Assignee: Micron Technology, Inc.
    Inventors: Jeffery W. Janzen, Michael Chaine, Kyle K. Kirby, William M. Hiatt
  • Patent number: 9340409
    Abstract: In accordance with an example embodiment of this disclosure, a micro-electro-mechanical system (MEMS) device comprises a substrate, a CMOS die, and a MEMS die, each of which comprises a top side and a bottom side. The bottom side of the CMOS die is coupled to the top side of the substrate, and the MEMS die is coupled to the top side of the CMOS die, and there is a cavity positioned between the CMOS die and the substrate. The cavity may be sealed by a sealing substance, and may be filled with a filler substance (e.g., an adhesive) that is different than the sealing substance (e.g., a gaseous or non-gaseous substance). The cavity may be fully or partially surrounded by one or more downward-protruding portions of the CMOS die and/or one or more upward-protruding portions of the substrate.
    Type: Grant
    Filed: December 9, 2014
    Date of Patent: May 17, 2016
    Inventor: Ilya Gurin
  • Patent number: 9343435
    Abstract: A method for manufacturing a semiconductor device may include providing a first dielectric layer and a first set of conductive pads on a first substrate. Each conductive pad of the first set of conductive pads may be positioned between portions of the first dielectric layer. The method may further include providing a first insulating material layer to cover the first dielectric layer and the first set of conductive pads. The method may further include removing portions of the first insulating material layer to form a first insulating layer. Openings of the first insulating layer may expose the first set of conductive pads.
    Type: Grant
    Filed: August 14, 2014
    Date of Patent: May 17, 2016
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventors: Fucheng Chen, Yao Liu, Herb He Huang
  • Patent number: 9343438
    Abstract: A semiconductor apparatus may include a plurality of core chips and a base chip. The plurality of core chips may respectively include a plurality of channels, and each of the plurality of channels may include at least two pseudo channels. Each of the plurality of core chips may include a channel selection unit that selects one or more of the pseudo channels based on a channel mode signal, a pseudo channel signal, a stack information signal, and a slice information signal.
    Type: Grant
    Filed: May 13, 2015
    Date of Patent: May 17, 2016
    Assignee: SK hynix Inc.
    Inventor: Hyun Sung Lee
  • Patent number: 9337250
    Abstract: A semiconductor package and a method of manufacturing the same are provided. The semiconductor package includes: a substrate having a plurality of conductive lands and a plurality of bonding pads surrounding the conductive lands formed on a surface thereof; a plurality of passive devices mounted on the conductive lands; an insulation layer formed on the surface and having a portion of the passive devices embedded therein; a semiconductor chip mounted on a top surface of the insulation layer; a plurality of bonding wires electrically connecting the semiconductor chip and the bonding pads; an encapsulant formed on the surface of the substrate to encapsulate the insulation layer, the bonding wires and the semiconductor chip, wherein a region of the semiconductor chip projected onto the substrate covers a portion of an outermost one of the passive devices. Therefore, the mounting density of the passive devices is improved.
    Type: Grant
    Filed: November 22, 2013
    Date of Patent: May 10, 2016
    Assignee: Siliconware Precision Industries Co., Ltd.
    Inventors: Tsung-Hsien Tsai, Heng-Cheng Chu, Chien-Cheng Lin, Chih-Hsien Chiu, Hsin-Lung Chung, Yude Chu
  • Patent number: 9324698
    Abstract: A device comprises a first chip and a second chip stacked together to form a multi-chip structure, wherein the multi-chip structure is embedded in an encapsulation layer. The device further comprises a redistribution layer formed on a top surface of a first side of the encapsulation layer, wherein the redistribution layer is connected to active circuits of the first chip and the second chip and the redistribution layer extends beyond at least one edge of the first chip and the second chip.
    Type: Grant
    Filed: February 11, 2014
    Date of Patent: April 26, 2016
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chen-Hua Yu, Der-Chyang Yeh
  • Patent number: 9324661
    Abstract: An aligning guide, a semiconductor package comprising an aligning guide, and a method of manufacturing a semiconductor package comprising an aligning guide are provided. The semiconductor package may comprise a circuit board and an aligning guide mounted on the circuit board. The aligning guide may have a plurality of stepped portions. A plurality of semiconductor chips may be stacked on the circuit board and engage with the stepped portions of the aligning guide. According to the disclosed semiconductor package, a large number of semiconductor chips may be stacked with high accuracy and sufficient margin. Therefore, the rate of failure and defects in the chip stacking process may be reduced and the reliability and stability of the semiconductor package may be enhanced.
    Type: Grant
    Filed: March 30, 2015
    Date of Patent: April 26, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Doo-Jin Kim, Young-Sik Kim, Tea-Seog Um, Yong-Dae Ha
  • Patent number: 9318380
    Abstract: A semiconductor device has a first conductive layer formed over a first substrate. A second conductive layer is formed over a second substrate. A first semiconductor die is mounted to the first substrate and electrically connected to the first conductive layer. A second semiconductor die is mounted to the second substrate and electrically connected to the second conductive layer. The first semiconductor die is mounted over the second semiconductor die. An encapsulant is deposited over the first and second semiconductor die and the first and second substrates. A conductive interconnect structure is formed through the encapsulant to electrically connect the first and second semiconductor die to the second surface of the semiconductor device. Forming the conductive interconnect structure includes forming a plurality of conductive vias through the encapsulant and the first substrate outside a footprint of the first and second semiconductor die.
    Type: Grant
    Filed: July 14, 2014
    Date of Patent: April 19, 2016
    Assignee: STATS ChipPAC, Ltd.
    Inventors: YoungJoon Kim, SangMi Park, YongHyuk Jeong
  • Patent number: 9312225
    Abstract: A bump structure that may be used for stacked die configurations is provided. Through-silicon vias are formed in a semiconductor substrate. A backside of the semiconductor substrate is thinned to expose the through-silicon vias. An isolation film is formed over the backside of the semiconductor substrate and the exposed portion of the through-silicon vias. The isolation film is thinned to re-expose the through-silicon vias. Bump pads and redistribution lines are formed on the backside of the semiconductor substrate providing an electrical connection to the through-silicon vias. Another isolation film is deposited and patterned, and a barrier layer is formed to provide contact pads for connecting to an external device, e.g., another die/wafer or circuit board.
    Type: Grant
    Filed: July 16, 2013
    Date of Patent: April 12, 2016
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Hung-Pin Chang, Kuo-Ching Hsu, Chen-Shien Chen, Wen-Chih Chiou, Chen-Hua Yu
  • Patent number: 9293443
    Abstract: A chip stack package includes a first chip disposed over a substrate, a second chip disposed over the first chip and having an overhang, and a first supporter attached to a bottom surface of the overhang of the second chip and a sidewall of the first chip. The overhang of the second chip protrudes from the sidewall of the first chip.
    Type: Grant
    Filed: May 27, 2014
    Date of Patent: March 22, 2016
    Assignee: SK HYNIX INC.
    Inventor: Jong Hyun Nam
  • Patent number: 9290377
    Abstract: A method of stacking a plurality of first dies to a respective plurality of second dies, each one of the first dies having a surface including a surface coupling region which is substantially flat, each one of the second dies having a respective surface including a respective surface coupling region which is substantially flat, the method comprising the steps of: forming, by means of a screen printing technique, an adhesive layer on the first dies at the respective surface coupling regions; and arranging the surface coupling region of each second die in direct physical contact with a respective adhesive layer of a respective first die among said plurality of first dies.
    Type: Grant
    Filed: November 26, 2014
    Date of Patent: March 22, 2016
    Assignee: STMicroelectronics (Malta) Ltd
    Inventors: Conrad Cachia, Kenneth Fonk
  • Patent number: 9293440
    Abstract: A method for interconnecting a die on a substrate of an electronic package. The method includes the steps of forming a plurality of free-end wire bonds on the die, wherein the free-end wire bonds are upstanding from the die, and encapsulating the free-end wire bonds in an encapsulation layer. Planarizing the encapsulation layer is performed so that the free-end wire bonds are exposed for electrical connection. Interconnecting the free-end wire bonds is provided by applying an interconnection layer on the encapsulation layer.
    Type: Grant
    Filed: December 19, 2013
    Date of Patent: March 22, 2016
    Assignee: THE CHARLES STARK DRAPER LABORATORY, INC.
    Inventors: Michael Holm, Maurice Karpman, Matt Shea
  • Patent number: 9281300
    Abstract: A semiconductor package includes a ball grid array (BGA) substrate having integrated metal layer circuitry, a flip chip chip scale module package (CSMP) having a first integrated passive device (IPD), the flip chip chip scale module package attached to the BGA substrate, and an application die attached to the IPD. A method of manufacturing a semiconductor package includes providing a BGA substrate having integrated metal layer circuitry, attaching a flip chip CSMP having a first IPD to the BGA substrate, and attaching an application die to the IPD.
    Type: Grant
    Filed: September 15, 2010
    Date of Patent: March 8, 2016
    Assignee: STATS ChipPAC, Ltd.
    Inventors: Leo A. Merilo, Emmanuel A. Espiritu, Dario S. Filoteo, Jr., Rachel L. Abinan
  • Patent number: 9281235
    Abstract: A semiconductor package may include a substrate including a substrate connection terminal, at least one semiconductor chip stacked on the substrate and having a chip connection terminal, a first insulating layer covering at least portions of the substrate and the at least one semiconductor chip, and/or an interconnection penetrating the first insulating layer to connect the substrate connection terminal to the chip connection terminal. A semiconductor package may include stacked semiconductor chips, edge portions of the semiconductor chips constituting a stepped structure, and each of the semiconductor chips including a chip connection terminal; at least one insulating layer covering at least the edge portions of the semiconductor chips; and/or an interconnection penetrating the at least one insulating layer to connect to the chip connection terminal of each of the semiconductor chips.
    Type: Grant
    Filed: February 3, 2015
    Date of Patent: March 8, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Young-lyong Kim, Taehoon Kim, Jongho Lee, Chul-Yong Jang
  • Patent number: 9275947
    Abstract: A semiconductor device includes a substrate, a sealing portion, a controller, a semiconductor chip, and a plurality of differential signal balls. The substrate has a first surface and a second surface positioned on a side opposite to the first surface. The sealing portion is formed on the first surface of the substrate. The controller is covered with the sealing portion. The semiconductor chip is electrically connected to the controller, and is covered with the sealing portion. The plurality of differential signal balls are formed on the second surface of the substrate. At least some of the plurality of differential signal balls are arranged substantially parallel to one side of the substrate.
    Type: Grant
    Filed: February 26, 2014
    Date of Patent: March 1, 2016
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Isao Ozawa, Isao Maeda, Yasuo Kudo, Koichi Nagai, Katsuya Murakami, Akira Tanimoto
  • Patent number: 9269651
    Abstract: A semiconductor chip includes a substrate and a semiconductor layer positioned above the substrate. A hybrid through-silicon via (“TSV”) extends continuously through at least the semiconductor layer and the substrate and includes a first TSV portion and a second TSV portion. A lower portion of the first TSV portion is positioned in the substrate and has a lower surface adjacent to a back side of the substrate and an upper surface below the semiconductor layer. Upper sidewall portions of the first TSV portion extend from the upper surface through at least the semiconductor layer. A depth of the lower portion is greater than a thickness of the upper sidewall portions. The second TSV portion is conductively coupled to the first TSV portion, is laterally surrounded by the upper sidewall portions, and extends continuously from the upper surface through at least the semiconductor layer.
    Type: Grant
    Filed: February 25, 2015
    Date of Patent: February 23, 2016
    Assignee: GLOBALFOUNDRIES Singapore PTE LTD
    Inventors: Yu Hong, Liu Huang, Zhao Feng
  • Patent number: 9271434
    Abstract: A manufacturing method for an electronic component forms with a high degree of accuracy a portion of an outer electrode on a main surface of a dielectric block. Light irradiated from a second main surface side is detected by a detector disposed on a first main surface side, thereby detecting the positions of first and second inner electrodes, and a conductive layer is formed in a portion on a first main surface, determined based on the detection result by the detector, thereby forming first portions of individual first and second outer electrodes.
    Type: Grant
    Filed: December 30, 2014
    Date of Patent: February 23, 2016
    Assignee: Murata Manufacturing Co., Ltd.
    Inventor: Hironori Tsutsumi
  • Patent number: 9263394
    Abstract: An apparatus relating generally to a substrate is disclosed. In such an apparatus, a first bond via array has first wires extending from a surface of the substrate. A second bond via array has second wires extending from the surface of the substrate. The first bond via array is disposed at least partially within the second bond via array. The first wires of the first bond via array are of a first height. The second wires of the second bond via array are of a second height greater than the first height for coupling of at least one die to the first bond via array at least partially disposed within the second bond via array.
    Type: Grant
    Filed: November 22, 2013
    Date of Patent: February 16, 2016
    Assignee: Invensas Corporation
    Inventors: Cyprian Emeka Uzoh, Rajesh Katkar
  • Patent number: 9256027
    Abstract: An integrated electronic device, delimited by a first surface and by a second surface and including: a body made of semiconductor material, formed inside which is at least one optoelectronic component chosen between a detector and an emitter; and an optical path which is at least in part of a guided type and extends between the first surface and the second surface, the optical path traversing the body. The optoelectronic component is optically coupled, through the optical path, to a first portion of free space and a second portion of free space, which are arranged, respectively, above and underneath the first and second surfaces.
    Type: Grant
    Filed: December 31, 2013
    Date of Patent: February 9, 2016
    Assignee: STMicroelectronics S.r.l.
    Inventors: Alberto Pagani, Alessandro Motta, Sara Loi, Guido Chiaretti
  • Patent number: 9258119
    Abstract: A cryptographic system includes a memory device and a processor. The memory device has at least two sections, including a first section and a second section. The processor is configured to determine a mode of operation, receive a signal, and selectively zeroize at least one section of the memory device based at least in part on the received signal and the determined mode of operation.
    Type: Grant
    Filed: May 8, 2014
    Date of Patent: February 9, 2016
    Assignee: Cyber Solutions International, LLC
    Inventor: Richard J. Takahashi
  • Patent number: 9257375
    Abstract: A multi-die package has a plurality of leads and first and second semiconductor dies in superimposition and bonded together defining a die stack. The die stack has opposed first and second sides, with each of the first and second semiconductor dies having gate, drain and source regions, and gate, drain and source contacts. The first opposed side has the drain contact of the second semiconductor die, which is in electrical communication with a first set of the plurality of leads. The gate, drain and source contacts of the first semiconductor die and the gate and source contacts of the second semiconductor die are disposed on the second of said opposed sides and in electrical communication with a second set of the plurality of leads. The lead for the source of the first semiconductor die may be the same as the lead for the drain of the second semiconductor die.
    Type: Grant
    Filed: September 20, 2011
    Date of Patent: February 9, 2016
    Assignee: Alpha and Omega Semiconductor Inc.
    Inventors: Anup Bhalla, Yi Su, David Grey