Electrical Characteristic Sensed Patents (Class 438/17)
  • Publication number: 20130099235
    Abstract: A semiconductor wafer includes a plurality of semiconductor chips having bonding pads; and a connection wiring line coupling the plurality of semiconductor chips such that a test signal, which is inputted through bonding pads of an arbitrary semiconductor chip among the plurality of semiconductor chips, is transmitted to bonding pads of other semiconductor chips among the plurality of semiconductor chips.
    Type: Application
    Filed: February 7, 2012
    Publication date: April 25, 2013
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Kwon Whan HAN
  • Patent number: 8426232
    Abstract: A system and method employ at least one semiconductor device, or an arrangement of insulating and metal layers, having at least one detecting region which can include, for example, a recess or opening therein, for detecting a charge representative of a component of a polymer, such as a nucleic acid strand proximate to the detecting region. A method for manufacturing forms such a semiconductor device. The system and method can be used for sequencing individual nucleotides or bases of ribonucleic acid (RNA) or deoxyribonucleic acid (DNA). The detecting region permits a current to pass between the two doped regions in response to the presence of the component of the polymer, such as a base of a DNA or RNA strand. The current has characteristics representative of the component of the polymer, such as characteristics representative of the detected base of the DNA or RNA strand.
    Type: Grant
    Filed: March 1, 2012
    Date of Patent: April 23, 2013
    Assignee: Life Technologies Corporation
    Inventors: Jon Sauer, Bart Van Zeghbroeck
  • Publication number: 20130093080
    Abstract: A multi-chip package may include a first semiconductor chip, a second semiconductor chip, a first stud bump, a first nail head bonding bump, a second stud bump, and a first conductive wire. The first semiconductor chip may have a first bonding pad. The second semiconductor chip may be stacked on the first semiconductor chip so the first bonding pad remains exposed. The second semiconductor chip may have a second bonding pad. The first stud bump may be formed on the first bonding pad. The first nail head bonding bump may be formed on the first stud bump, with one end of a first conductive wire formed between the two. The second stud bump may be formed on the second bonding pad, with another end of the first conductive wire formed between the two. An electrical connection test may be performed on each of the wire bonding processes.
    Type: Application
    Filed: September 14, 2012
    Publication date: April 18, 2013
    Inventors: Won-Gil HAN, Se-Yeoul Park, Ho-Tae Jin, Byong-Joo Kim, Yong-Je Lee, Han-Ki Park
  • Publication number: 20130095580
    Abstract: A method for formation of a semiconductor device including a first mono-crystalline layer comprising first transistors and first alignment marks, the method comprising forming a doped layer within a wafer, forming a second mono-crystalline layer on top of the first mono-crystalline layer by transferring at least a portion of the doped layer using layer transfer step, and processing second transistors on the second mono-crystalline layer comprising a step of forming a gate dielectric, wherein the second transistors are horizontally oriented.
    Type: Application
    Filed: October 18, 2011
    Publication date: April 18, 2013
    Inventors: Zvi Or-Bach, Deepak C. Sekar, Brian Cronquist, Ze'ev Wurman
  • Patent number: 8421072
    Abstract: A device and a method of thermal management. In one embodiment, the device includes an integrated circuit, including: (1) a conductive region configured to be connected to a voltage source, (2) a transistor having a semiconductor channel with a controllable conductivity and (3) first and second conducting leads connecting to respective first and second ends of said channel, wherein a charge in the conductive region is configured to substantially raise an electrical potential energy of conduction charge carriers in the semiconductor channel and portions of said leads are located where an electric field produced by said charge is substantially weaker than near the semiconductor channel.
    Type: Grant
    Filed: November 12, 2008
    Date of Patent: April 16, 2013
    Assignee: Alcatel Lucent
    Inventor: Steven H. Simon
  • Patent number: 8421481
    Abstract: Detecting and/or mitigating the presence of particle contaminants in a MEMS device involves including MEMS structures that in normal operation are robust against the presence of particles but which can be made sensitive to that presence during a test mode prior to use, e.g.
    Type: Grant
    Filed: October 19, 2010
    Date of Patent: April 16, 2013
    Assignee: Analog Devices, Inc.
    Inventors: Vineet Kumar, William A. Clark, John A. Geen, Edward Wolfe, Steven Sherman
  • Patent number: 8415177
    Abstract: A two-transistor (2T) pixel comprises a chemically-sensitive transistor (ChemFET) and a selection device which is a non-chemically sensitive transistor. A plurality of the 2T pixels may form an array, having a number of rows and a number of columns. The ChemFET can be configured in a source follower or common source readout mode. Both the ChemFET and the non-chemically sensitive transistor can be NMOS or PMOS device.
    Type: Grant
    Filed: June 30, 2011
    Date of Patent: April 9, 2013
    Assignee: Life Technologies Corporation
    Inventors: Keith Fife, Kim Johnson, Mark Milgrew
  • Patent number: 8415176
    Abstract: To reduce the pixel size to the smallest dimensions and simplest form of operation, a pixel may be formed by using only one ion sensitive field-effect transistor (ISFET). This one-transistor, or 1T, pixel can provide gain by converting the drain current to voltage in the column. Configurable pixels can be created to allow both common source read out as well as source follower read out. A plurality of the 1T pixels may form an array, having a number of rows and a number of columns and a column readout circuit in each column.
    Type: Grant
    Filed: June 30, 2011
    Date of Patent: April 9, 2013
    Assignee: Life Technologies Corporation
    Inventor: Keith Fife
  • Publication number: 20130082408
    Abstract: A method for producing semiconductor device includes: performing first, second and third exposures of a photoresist film formed on a semiconductor wafer via a mask; wherein: first, second and third shot regions respectively defined by the first, second and third exposures are aligned in a first direction; the mask has a shot region including a peripheral scribe region having a first and second side crossing the first direction; the photoresist film is of positive type, a first pattern is formed as a light shielding pattern disposed on the first side, and a second pattern is formed as a light transmitting region disposed on the second side; the first and second exposures are performed in such a manner that the first and second patterns do not overlap each other; and the second and third exposures are performed in such a manner that the first and second patterns overlap each other.
    Type: Application
    Filed: August 10, 2012
    Publication date: April 4, 2013
    Applicant: FUJITSU SEMICONDUCTOR LIMITED
    Inventor: MITSUFUMI NAOE
  • Patent number: 8409882
    Abstract: A method and apparatus for determining overlay includes an array of electronic devices having structures formed in a plurality of layers and such that a device on a first end of the array includes an offset from a position of a device on a second end of the array. A measurement device is configured to measure electrical characteristics of the devices in the array to determine a transition position between the electrical characteristics. A comparison device is configured to determine an overlay between the layers based on a device associated with the transition position.
    Type: Grant
    Filed: November 13, 2009
    Date of Patent: April 2, 2013
    Assignee: International Business Machines Corporation
    Inventors: Emrah Acar, Aditya Bansal, Amith Singhee
  • Publication number: 20130075726
    Abstract: The semiconductor wafer for a silicon-on-insulator integrated circuit comprises an insulating region located between a first semiconductor substrate intended to receive the integrated circuit and a second semiconductor substrate containing at least one buried layer comprising at least one metal silicide.
    Type: Application
    Filed: September 14, 2012
    Publication date: March 28, 2013
    Applicant: STMICROELECTRONICS (ROUSSET) SAS
    Inventor: Pascal Fornara
  • Publication number: 20130078747
    Abstract: A method for selectively etching a substrate includes providing a template having opening portions formed on an upper surface in a predetermined pattern and flow channels penetrating through the template from the opening portions to a lower surface of the template, filling an etching solution into the flow channels, coupling the upper surface of the template to a substrate such that the opening portions correspond to the predetermined pattern of through holes to be formed through the substrate, and supplying the etching solution onto the substrate through the opening portions of the template such that the through holes are etched through the substrate.
    Type: Application
    Filed: November 16, 2012
    Publication date: March 28, 2013
    Applicant: Tokyo Electron Limited
    Inventor: Tokyo Electron Limited
  • Patent number: 8404497
    Abstract: A surface mount type semiconductor device is disclosed. The semiconductor device has testing lands on a lower surface of a wiring substrate with a semiconductor chip mounted thereon. Lower surface-side lands with solder balls coupled thereto respectively and testing lands with solder balls not coupled thereto are formed on a lower surface of a wiring substrate. To suppress the occurrence of contact imperfection between the testing lands and land contacting contact pins provided in a probe socket, the diameter of each testing land is set larger than the diameter of each lower surface-side land. Even when the wiring substrate is reduced in size, electrical characteristic tests using the testing lands can be done with high accuracy.
    Type: Grant
    Filed: November 15, 2010
    Date of Patent: March 26, 2013
    Assignee: Renesas Electronics Corporation
    Inventors: Kazuya Maruyama, Toshikazu Ishikawa, Jun Matsuhashi, Takashi Kikuchi
  • Patent number: 8404496
    Abstract: A semiconductor device has an alignment mark which can be recognized by a conventional wafer prober. A redistribution layer connects electrodes of the semiconductor device to electrode pads located in predetermined positions of the redistribution layer. Metal posts configured to be provided with external connection electrodes are formed on the electrode pads of the redistribution layer. A mark member made of the same material as the metal posts is formed on the redistribution layer. The mark member serves as an alignment mark located in a predetermined positional relationship with the metal posts.
    Type: Grant
    Filed: May 24, 2006
    Date of Patent: March 26, 2013
    Assignee: Fujitsu Semiconductor Limited
    Inventors: Shigeyuki Maruyama, Yasuyuki Itoh, Tetsurou Honda, Kazuhiro Tashiro, Makoto Haseyama, Kenichi Nagashige, Yoshiyuki Yoneda, Hirohisa Matsuki
  • Publication number: 20130071958
    Abstract: In wafer probe inspection for a flip-chip semiconductor device having a solder bump, electric test may be performed at a high temperature by causing a probe needle to directly contact a solder bump over a wafer. The inventors have examined such high temperature probe tests in various ways and revealed the following problems. When a high temperature probe test is performed at 90° C. or higher using a palladium alloy probe needle, tin diffusion due to a solder bump occurs at the needle point to raise resistance, resulting in causing open failure. According to the invention of the present application, at least the tip of a palladium-based probe needle has mainly a granular grain structure in a high temperature probe test performed with the palladium-based probe needle contacting a solder bump electrode over a semiconductor wafer.
    Type: Application
    Filed: July 18, 2012
    Publication date: March 21, 2013
    Applicant: RENESAS ELECTRONICS CORPORATION
    Inventors: Hideo KAWANO, Haruko TAMEGAI, Tooru YASHIMA
  • Publication number: 20130071957
    Abstract: Methods and systems for predicting semiconductor device performance criteria during processing. A method is described that includes receiving a semiconductor wafer; performing semiconductor processing on the semiconductor wafer forming active devices that, when completed, will exhibit a device performance criteria; during the semiconductor processing, measuring in line at least one device performance criteria related physical parameter; projecting an estimated value for the device performance criteria of the active devices using the at least one in line measurement and using estimated measurements for device performance criteria related physical parameters corresponding to later semiconductor processing steps; comparing the estimated value for the device performance criteria to an acceptable range; and determining, based on the comparing, whether the active devices on the semiconductor wafer will have a device performance criteria within the acceptable range.
    Type: Application
    Filed: September 16, 2011
    Publication date: March 21, 2013
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Jen-Pan Wang, Chao-Chi Chen, Yaling Huang
  • Patent number: 8399266
    Abstract: A semiconductor structure including a test structure for detection of a gap in a conductive layer of the semiconductor structure includes a semiconductor substrate; the test structure, the test structure being located on the semiconductor substrate, the test structure comprising a multilayer gate stack, wherein the multilayer gate stack includes a single conductive layer region including: a gate dielectric located on the semiconductor substrate; the conductive layer located on the gate dielectric; and an undoped amorphous silicon layer located on the conductive layer; and wherein the test structure is configured to detect the presence of the gap in the conductive layer.
    Type: Grant
    Filed: January 25, 2011
    Date of Patent: March 19, 2013
    Assignee: International Business Machines Corporation
    Inventors: Renee T. Mo, Oliver D. Patterson, Xing Zhou
  • Patent number: 8399339
    Abstract: Electrical devices comprised of nanowires are described, along with methods of their manufacture and use. The nanowires can be nanotubes and nanowires. The surface of the nanowires may be selectively functionalized Nanodetector devices are described.
    Type: Grant
    Filed: April 11, 2011
    Date of Patent: March 19, 2013
    Assignee: President and Fellows of Harvard College
    Inventors: Charles M. Lieber, Hongkun Park, Qingqiao Wei, Yi Cui, Wenjie Liang
  • Patent number: 8399265
    Abstract: A device is disclosed for releasably receiving a singulated semiconductor chip having a first main surface and a second main surface opposite the first main surface. The device includes a support structure. At least one elastic element is arranged on the support structure. Electrical contact elements are arranged on the at least one elastic element and adapted to be contacted to the first main surface of the semiconductor chip. A foil is adapted to be arranged over the second main surface of the semiconductor chip.
    Type: Grant
    Filed: March 14, 2011
    Date of Patent: March 19, 2013
    Assignee: Infineon Technologies AG
    Inventor: Peter Ossimitz
  • Publication number: 20130059403
    Abstract: An apparatus is provided for measuring a substrate temperature during an etching process, comprising: one or more windows formed in a substrate supporting surface; a first signal generator configured to pulse a first signal; and a first sensor positioned to receive energy transmitted from the first signal generator through the one or more windows. A method is provided for measuring a substrate temperature during an etching process comprising: heating a substrate using radiant energy; pulsing a first light; determining a metric indicative of total transmittance through the substrate when the first light is pulsed on; determining a metric indicative of background transmittance through the substrate when the first light is pulsed off; and determining a process temperature.
    Type: Application
    Filed: June 30, 2012
    Publication date: March 7, 2013
    Applicant: Applied Materials, Inc.
    Inventors: Jared Ahmad Lee, Jiping Li
  • Patent number: 8392009
    Abstract: The present disclosure provides a semiconductor manufacturing method. The method includes performing a first process to a first plurality of semiconductor wafers; determining a sampling rate to the first plurality of semiconductor wafers based on process quality; determining sampling fields and sampling points to the first plurality of semiconductor wafers; measuring a subset of the first plurality of semiconductor wafers according to the sampling rate, the sampling fields and the sampling points; modifying a second process according to the measuring; and applying the second process to a second plurality of semiconductor wafers.
    Type: Grant
    Filed: March 31, 2009
    Date of Patent: March 5, 2013
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Wang Jo Fei, Andy Tsen, Ming-Yu Fan, Jill Wang, Jong-I Mou
  • Publication number: 20130048066
    Abstract: An optoelectronic device including at least one of a solar device, a semiconductor device, and an electronic device. The device includes a semiconductor unit. A plurality of metal fingers is disposed on a surface of the semiconductor unit for electrical conduction. Each of the metal fingers corresponds to a section of the optoelectronic device. A plurality of pad areas is available for connection to a bus bar, wherein each of the metal fingers is connected to a corresponding pad area for forming an electrical contact. The optoelectronic device includes a bad section, wherein the bad section is associated with a compromised metal finger and a compromised pad area. A dielectric spot coating is disposed above the compromised pad area to electrically isolate the bad section.
    Type: Application
    Filed: August 31, 2011
    Publication date: February 28, 2013
    Inventor: Andreas HEGEDUS
  • Patent number: 8378701
    Abstract: A non-contact voltage contrast (VC) method of determining TSV joint integrity after partial assembly. A TSV die is provided including TSVs that extend from a frontside of the TSV die to TSV tips on a bottomside of the TSV die. At least some TSVs (contacting TSVs) are attached to pads on a top surface of a multilayer (ML) package substrate. The ML package substrate is on a substrate carrier that blocks electrical access to the frontside of the TSV die. Two or more nets including groups of contacting TSVs are tied common within the ML substrate. A charged particle reference beam is directed to a selected TSV within a first net and a charged particle primary beam is then rastered across the TSVs in the first net. VC signals emitted are detected, and joint integrity for the contacting TSVs to pads of the ML package substrate is determined from the VC signals.
    Type: Grant
    Filed: September 30, 2010
    Date of Patent: February 19, 2013
    Assignee: Texas Instruments Incorporated
    Inventor: Jeffrey A. West
  • Patent number: 8378698
    Abstract: A testing apparatus includes a test controller configured to output a plurality of chip selection signals for selecting chips to be tested from among a plurality of chips, a plurality of first control signals for controlling supply of a power supply voltage to the chips selected by the chip selection signals, and a plurality of second control signals for controlling receiving of test voltages output from the chips supplied with the power supply voltage, and a probe card including one or more test blocks each having a plurality of signal transmitters configured to respectively transfer the power supply voltage to the corresponding chips in response to the different first control signals and respectively apply the test voltages output from the corresponding chips to the test controller in response to the different second control signals.
    Type: Grant
    Filed: April 7, 2010
    Date of Patent: February 19, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Young Choi, Chang-Hyun Cho
  • Patent number: 8378346
    Abstract: A circuit architecture provides for the parallel supplying of power during electric or electromagnetic testing of electronic devices integrated on a same semiconductor wafer and bounded by scribe lines. The circuit architecture comprises a conductive grid interconnecting the electronic devices and having a portion external to the devices and a portion internal to the devices. The external portion extends along the scribe lines; and the internal portion extends within at least a part of the devices. The circuit architecture includes interconnection pads between the external portion and the internal portion of the conductive grid and provided on at least a part of the devices, the interconnection pads forming, along with the internal and external portions, power supply lines which are common to different electronic devices of the group.
    Type: Grant
    Filed: February 7, 2011
    Date of Patent: February 19, 2013
    Assignee: STMicroelectronics S.r.l.
    Inventor: Alberto Pagani
  • Publication number: 20130037780
    Abstract: An apparatus including a first layer configured to enable a flow of charge carriers from a source electrode to a drain electrode, a second layer configured to control the density of charge carriers in the first layer using an electric field formed between the first and second layers, and a third layer positioned between the first and second layers to shield the first layer from the electric field, wherein the third layer includes a layer of electrically conducting nanoparticles and is configured such that when stress is applied to the third layer, the strength of the electric field experienced by the first layer is varied resulting in a change in the charge carrier density and a corresponding change in the conductance of the first layer.
    Type: Application
    Filed: August 9, 2011
    Publication date: February 14, 2013
    Inventors: Jani KIVIOJA, Richard White
  • Patent number: 8372663
    Abstract: In a disclosed good chip classifying method capable of classifying the good chips on a wafer, defective chips are divided into defective groups so that the defective chips contiguous to each other are placed into the same defective group based on the wafer test results; the defective group is judged as a defective chip concentrated distribution area when the number of the defective chips exceeds the prescribed value; a defective chip concentrated distribution nearby area including all the defective chips in the defective chip concentrated distribution area and nearby good chips is formed; and the good chips in the defective chip concentrated distribution nearby area are classified to have a chip index based on four directions (X and Y axis directions) on which the defective chips in the defective chip concentrated distribution area are disposed.
    Type: Grant
    Filed: June 24, 2008
    Date of Patent: February 12, 2013
    Assignee: Ricoh Company, Ltd.
    Inventor: Hirokazu Yanai
  • Patent number: 8368416
    Abstract: Methods and systems for testing an integrated circuit during an assembly process are described. The integrated circuit is received from inventory. The integrated circuit is placed in a socket on a first circuit board for system-level testing. The system-level testing is performed prior to placement and permanent attachment of the integrated circuit onto a second circuit board. Provided the integrated circuit passes the system-level testing, the placement and permanent attachment of the integrated circuit to the second circuit board is the next step following the system-level testing in the assembly process.
    Type: Grant
    Filed: September 11, 2007
    Date of Patent: February 5, 2013
    Assignee: NVIDIA Corporation
    Inventors: Marc E. King, Kwok Leung Adam Chan, Yufang Wang
  • Patent number: 8369976
    Abstract: A method for increasing overall yield in semiconductor manufacturing including routing wafers or wafer lots from tool to tool in a manner which at least partially neutralizes or compensates for processing variations. A system for increasing overall yield in semiconductor manufacturing includes a module for recording processing data from plural first and second types of tools and a module for routing wafers or wafer lots from tools of the first type of tools to tools of the second type of tools so as to at least partially neutralizes or compensate for processing variation.
    Type: Grant
    Filed: June 23, 2008
    Date of Patent: February 5, 2013
    Assignee: International Business Machines Corporation
    Inventors: Keith Kwong Hon Wong, Xu Ouyang, Yunsheng Song
  • Patent number: 8362793
    Abstract: Circuit boards are provided that include a functional portion and at least one removable test point portion. The removable test point portion may include test points which are accessed to verify whether the functional portion is operating properly or whether installed electronic components are electrically coupled to the board. If multiple boards are manufactured together on a single panel (in which the individual boards are broken off), the test points can be placed on bridges (e.g., removable portions) that connect the individual boards together during manufacturing and testing. Configurable test boards are also provided that can be adjusted to accommodate circuit boards of different size and electrical testing requirements. Methods and systems for testing these circuit boards are also provided.
    Type: Grant
    Filed: October 9, 2007
    Date of Patent: January 29, 2013
    Assignee: Apple Inc.
    Inventors: Michael Rosenblatt, W. Bryson Gardner, Jr., Amir Salehi, Tony Aghazarian
  • Patent number: 8362620
    Abstract: A method performs electrical testing and assembly of an electronic device on a wafer and comprising a pad made in an oxide layer covered by a passivation layer. The method includes connecting the electronic device to a testing apparatus; providing said electronic device with a metallization layer extending on the passivation layer from the pad to a non-active area of said wafer. The method comprises-performing the electrical testing on wafer of the electronic device by placing a probe of on a portion of the extended metallization layer; performing the cut of said wafer, reducing the extension of the metallization layer to the edge of the electronic device; embedding the device inside a package, forming on the metallization layer an electrical connection configured to connect the metallization layer to a circuit in said package.
    Type: Grant
    Filed: August 26, 2010
    Date of Patent: January 29, 2013
    Assignee: STMicroelectronics S.r.l.
    Inventor: Alberto Pagani
  • Patent number: 8362785
    Abstract: A semiconductor device includes: a well of a second conductive type formed on or above a semiconductor substrate of a first conductive type; a first diffusion layer of the second conductive type formed in a surface portion of the well; a second diffusion layer of the first conductive type formed separately from the first diffusion layer in the surface portion of the well; first to third first-layer conductive layers formed above the well; and first to third second-layer conductive layers formed above the first to third first-layer conductive layers. The first second-layer conductive layer, the first first-layer conductive layer, the first diffusion layer and the well are conductively connected as a first conductive path. The second second-layer conductive layer, the second first-layer conductive layer, and the second diffusion layer are conductively connected as a second conductive path.
    Type: Grant
    Filed: April 22, 2010
    Date of Patent: January 29, 2013
    Assignee: Renesas Electronics Corporation
    Inventor: Yukio Tamegaya
  • Patent number: 8361813
    Abstract: A method for depositing graphene is provided. The method includes depositing a layer of non-conducting amorphous carbon over a surface of a substrate and depositing a transition metal in a pattern over the amorphous carbon. The substrate is annealed at a temperature below 500° C., where the annealing converts the non-conducting amorphous carbon disposed under the transition metal to conducting amorphous carbon. A portion of the pattern of the transition metal is removed from the surface of the substrate to expose the conducting amorphous carbon.
    Type: Grant
    Filed: December 9, 2011
    Date of Patent: January 29, 2013
    Assignee: Intermolecular, Inc.
    Inventors: Sandip Niyogi, Sean Barstow
  • Publication number: 20130019942
    Abstract: The solar cell panel inspection device comprises a housing, a first terminal for abutting against a back-side electrode layer, a second terminal for abutting against a region in proximity to an outer peripheral end of an outer peripheral insulating area, a mechanism moving first terminal and second terminal vertically and horizontally, a voltage applying section for applying voltage respectively between first terminal and second terminal, a current detecting section for detecting a current flowing between first terminal and second terminal applied with voltage by voltage applying section, means for regulating moisture amount in housing, and means for reducing moisture amount in housing.
    Type: Application
    Filed: March 29, 2011
    Publication date: January 24, 2013
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Shinsuke Tachibana, Shigeo Hirata
  • Publication number: 20130023070
    Abstract: The production method for the oxidized carbon thin film of the present disclosure includes: a first step of preparing a carbon thin film and iron oxide that is in contact with the carbon thin film and contains Fe2O3; and a second step of forming an oxidized carbon thin film having an oxidized portion composed of oxidized carbon by applying a voltage or current between the carbon thin film and the iron oxide with the carbon thin film side being positive and thereby oxidizing a contact portion of the carbon thin film with the iron oxide to change it into the oxidized portion. This production method allows a pattern of nanometer order to be formed on a carbon thin film represented by graphene. The method causes less damage to the formed pattern and has high affinity with a semiconductor process, thereby enabling a wide range of applications as a process technique for producing an electronic device.
    Type: Application
    Filed: September 26, 2012
    Publication date: January 24, 2013
    Applicant: PANASONIC CORPORATION
    Inventor: Panasonic Corporation
  • Patent number: 8357549
    Abstract: An incorrect position of a semiconductor wafer during thermal treatment in a process chamber heated by means of infrared emitters and transmissive to infrared radiation is identified, wherein the semiconductor wafer lies in a circular pocket of a rotating susceptor and is held at a predetermined temperature with the aid of the infrared emitters and a control system, and wherein thermal radiation is measured by a pyrometer, an amplitude of the fluctuations of the measurement signal is determined and an incorrect position of the semiconductor wafer is assumed if the amplitude exceeds a predetermined maximum value. The pyrometer is oriented such that the measurement spot detected by the pyrometer lies partly on the semiconductor wafer and partly outside the semiconductor wafer on the susceptor so that it is possible to identify an eccentric position of the semiconductor wafer within the pocket of the susceptor.
    Type: Grant
    Filed: January 25, 2010
    Date of Patent: January 22, 2013
    Assignee: Siltronic AG
    Inventors: Georg Brenninger, Konrad Gruendl
  • Publication number: 20130015587
    Abstract: A semiconductor device includes a semiconductor substrate including an element region, an inner sealing and an outer sealing which are formed on the element region and have a first opening part and a second opening part, respectively, a multilayer interconnection structure which is formed on the substrate and stacks multiple inter-layer insulation films each including a wiring layer, a moisture resistant film formed between a first inter-layer insulation film and a second inter-layer insulation film which are included in the multilayer interconnection structure, a first portion which extended from a first side of the moisture resistant film and passes the first opening part, a second portion which extended from a second side of the moisture resistant film and passes through the second opening part, and a wiring pattern including a via plug which penetrates the moisture resistant film and connects the first portion and the second portion.
    Type: Application
    Filed: May 29, 2012
    Publication date: January 17, 2013
    Applicant: FUJITSU SEMICONDUCTOR LIMITED
    Inventors: Akihiko Okutsu, Hitoshi Saito, Yoshiaki Okano
  • Patent number: 8355810
    Abstract: A method and system for estimating context offsets for run-to-run control in a semiconductor fabrication facility is described. In one embodiment, contexts associated with a process are identified. The process has one or more threads, and each thread involves one or more contexts. A set of input-output equations describing the process is defined. Each input-output equation corresponds to a thread and includes a thread offset expressed as a summation of individual context offsets. A state-space model is created that describes an evolution of the process using the set of input-output equations. The state-space model allows to estimate individual context offsets.
    Type: Grant
    Filed: January 29, 2009
    Date of Patent: January 15, 2013
    Assignee: Applied Materials, Inc.
    Inventor: Jianping Zou
  • Patent number: 8354671
    Abstract: A technique for setting Vgg in an IC is disclosed. The technique includes specifying a design reliability lifetime for the IC, and a relationship between maximum gate bias and gate dielectric thickness for the IC sufficient to achieve the design reliability lifetime is established. The IC is fabricated and the gate dielectric thickness is measured. A maximum gate bias voltage is determined according to the gate dielectric thickness and the relationship between maximum gate bias and gate dielectric thickness, and a Vgg trim circuit of the IC is set to provide Vgg having the maximum gate bias voltage that will achieve the design reliability lifetime according to the measured gate dielectric thickness.
    Type: Grant
    Filed: May 17, 2010
    Date of Patent: January 15, 2013
    Assignee: Xilinx, Inc.
    Inventors: Hsung Jai Im, Henley Liu, Jae-Gyung Ahn, Tony Le, Patrick J. Crotty
  • Patent number: 8354753
    Abstract: The present application discloses a 3D integrated circuit structure and a method for detecting whether there is misalignment between chip structures.
    Type: Grant
    Filed: February 23, 2011
    Date of Patent: January 15, 2013
    Assignee: Institute of Microelectronics, Chinese Academy of Sciences
    Inventor: Huilong Zhu
  • Publication number: 20130009251
    Abstract: A process of integrated circuit manufacturing includes providing (32, 33) a spacer on a gate stack to provide a horizontal offset over the channel region for otherwise-direct application (34) of a PLDD implant dose in semiconductor, additionally depositing (35) a seal substance to provide a screen thickness vertically while thereby augmenting the spacer on the gate stack to provide an increased offset horizontally from the gate stack and form a horizontal screen free of etch, and subsequently providing (36) an NLDD implant dose for NLDD formation. Various integrated circuit structures, devices, and other processes of manufacture, and processes of testing are also disclosed.
    Type: Application
    Filed: May 31, 2012
    Publication date: January 10, 2013
    Applicant: Texas Instruments Incorporated
    Inventor: Amitabh Jain
  • Patent number: 8349625
    Abstract: In one embodiment, a method of sensing a high voltage element includes forming a sense element overlying a semiconductor substrate and configuring the sense element to receive a high voltage having a value that is greater than approximately five volts and responsively form a sense signal having a value that is representative of the value of the high voltage and varies in a continuous manner over an operating range of the high voltage. In one embodiment, the sense signal may be used for one of detecting a line under-voltage condition, detecting a line over-voltage condition, determining input power, limiting input power, power limiting, controlling standby operation, a line feed-forward function for current mode ramp compensation, regulating an output voltage, or detecting an energy transfer state of an energy storage element.
    Type: Grant
    Filed: August 10, 2010
    Date of Patent: January 8, 2013
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Jefferson W. Hall, Mohammed Tanvir Quddus
  • Patent number: 8343781
    Abstract: An apparatus and method for electrical mask inspection is disclosed. A scan chain is formed amongst two metal layers and a via layer. One of the three layers is a functional layer under test, and the other two layers are test layers. A resistance measurement of the scan chain is used to determine if a potential defect exists within one of the vias or metal segments comprising the scan chain.
    Type: Grant
    Filed: September 21, 2010
    Date of Patent: January 1, 2013
    Assignee: International Business Machines Corporation
    Inventors: Arvind Kumar, Anthony I-Chih Chou, Shreesh Narasimha
  • Patent number: 8344376
    Abstract: The present invention relates generally to assembly techniques. According to the present invention, the alignment and probing techniques to improve the accuracy of component placement in assembly are described. More particularly, the invention includes methods and structures to detect and improve the component placement accuracy on a target platform by incorporating alignment marks on component and reference marks on target platform under various probing techniques. A set of sensors grouped in any array to form a multiple-sensor probe can detect the deviation of displaced components in assembly.
    Type: Grant
    Filed: May 13, 2010
    Date of Patent: January 1, 2013
    Assignee: Wintec Industries, Inc.
    Inventor: Kong-Chen Chen
  • Publication number: 20120329180
    Abstract: A method and structure for uncovering captive devices in a bonded wafer assembly comprising a top wafer and a bottom wafer. One embodiment method includes forming a plurality of cuts in the top wafer and removing a segment of the top wafer defined by the plurality of cuts. The bottom wafer remains unsingulated after the removal of the segment.
    Type: Application
    Filed: September 4, 2012
    Publication date: December 27, 2012
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Clayton Lee Stevenson, Jason C. Green, Daryl Ross Koehl, Buu Quoc Diep
  • Patent number: 8338192
    Abstract: An embodiment for manufacturing an electronic circuit forms at least one first structure on a semiconductor substrate, determines at least one electrically defined characteristic of the at least one first structure, selects a reticle corresponding to the measured characteristic, and forms at least one additional structure on the semiconductor substrate with the selected reticle.
    Type: Grant
    Filed: May 13, 2009
    Date of Patent: December 25, 2012
    Assignee: STMicroelectronics, Inc.
    Inventors: Olivier Le Neel, Feng Zhou
  • Publication number: 20120322175
    Abstract: Systems and methods are provided for controlling silicon rod temperature. In one example, a method of controlling a surface temperature of at least one silicon rod in a chemical vapor deposition (CVD) reactor during a CVD process is presented. The method includes determining an electrical resistance of the at least one silicon rod, comparing the resistance to a set point to determine a difference, and controlling a power supply to control a power output coupled to the at least one silicon rod to minimize an absolute value of the difference.
    Type: Application
    Filed: June 11, 2012
    Publication date: December 20, 2012
    Applicant: MEMC Electronic Materials SpA
    Inventors: Gianluca Pazzaglia, Matteo Fumagalli, Manuel Poniz
  • Publication number: 20120313223
    Abstract: The disclosure relates to a method of fabricating an integrated circuit of CMOS technology in a semiconductor wafer comprising scribe lines. According to the disclosure, a ground contact pad of the integrated circuit is made in a scribe line of the wafer and is destroyed during a step of individualizing the integrated circuit by singulation of the wafer. A ground contact of the integrated circuit is made on the back side of the integrated circuit when it is assembled in an interconnection package.
    Type: Application
    Filed: June 8, 2012
    Publication date: December 13, 2012
    Applicant: STMICROELECTRONICS (ROUSSET) SAS
    Inventor: François Tailliet
  • Publication number: 20120313225
    Abstract: An integrated circuit and method for making an integrated circuit including doping a semiconductor body is disclosed. One embodiment provides defect-correlated donors and/or acceptors. The defects required for this are produced by electron irradiation of the semiconductor body. Form defect-correlated donors and/or acceptors with elements or element compounds are introduced into the semiconductor body.
    Type: Application
    Filed: August 1, 2012
    Publication date: December 13, 2012
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Frank Pfirsch, Hans-Joachim Schulze, Franz-Josef Niedernostheide
  • Patent number: 8330472
    Abstract: A device for detecting electrical properties of a sample of an excitable material, in particular of a silicon wafer, comprises a microwave source for generating a microwave field, a resonance system which is coupled to the microwave source in a microwave-transmitting manner, the resonance system comprising a microwave resonator with at least one opening and a sample to be examined which is arranged next to the at least one opening, at least one excitation source which is arranged in the surroundings of the sample for controlled electrical excitation of the sample, and a measuring device for measuring at least one physical parameter of the resonance system.
    Type: Grant
    Filed: October 13, 2007
    Date of Patent: December 11, 2012
    Assignee: Deutsche Solar GmbH
    Inventors: Jürgen Niklas, Kay Dornich, Gunter Erfurt