Patents by Inventor Francois Hebert

Francois Hebert has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9218987
    Abstract: A top-side cooled semiconductor package with stacked interconnection plate is disclosed. The semiconductor package includes a circuit substrate with terminal leads, a semiconductor die atop the circuit substrate, a low thermal resistance intimate interconnection plate for bonding and interconnecting a top contact area of the semiconductor die with the circuit substrate, a low thermal resistance stacked interconnection plate atop the intimate interconnection plate for top-side cooling, a molding encapsulant for encapsulating the package except for exposing a top surface of the stacked interconnection plate to maintain effective top-side cooling. The top portion of the stacked interconnection plate can include a peripheral overhang above the intimate interconnection plate. The peripheral overhang allows for a maximized exposed top surface area for heat dissipation independent of otherwise areal constraints applicable to the intimate interconnection plate.
    Type: Grant
    Filed: February 5, 2014
    Date of Patent: December 22, 2015
    Assignee: ALPHA AND OMEGA SEMICONDUCTER INCORPORATED
    Inventors: Kai Liu, François Hébert, Lei Shi
  • Patent number: 9214544
    Abstract: A semiconductor device includes a gate electrode, a top source region disposed next to the gate electrode, a drain region disposed below the bottom of the gate electrode, a oxide disposed on top of the source region and the gate electrode, and a doped polysilicon spacer disposed along a sidewall of the source region and a sidewall of the oxide. Methods for manufacturing such device are also disclosed. It is emphasized that this abstract is provided to comply with the rules requiring an abstract that will allow a searcher or other reader to quickly ascertain the subject matter of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims.
    Type: Grant
    Filed: April 18, 2014
    Date of Patent: December 15, 2015
    Assignee: Alpha and Omega Semiconductor Incorporated
    Inventors: François Hébert, Anup Bhalla
  • Patent number: 9214534
    Abstract: A lateral bipolar transistor with deep emitter and deep collector regions is formed using multiple epitaxial layers of the same conductivity type. Deep emitter and deep collector regions are formed without the use of trenches. Vertically aligned diffusion regions are formed in each epitaxial layer so that the diffusion regions merged into a contiguous diffusion region after annealing to function as emitter or collector or isolation structures. In another embodiment, a lateral trench PNP bipolar transistor is formed using trench emitter and trench collector regions. In yet another embodiment, a lateral PNP bipolar transistor with a merged LDMOS transistor is formed to achieve high performance.
    Type: Grant
    Filed: November 12, 2014
    Date of Patent: December 15, 2015
    Assignee: Alpha and Omega Semiconductor Incorporated
    Inventors: Shekar Mallikarjunaswamy, Francois Hebert
  • Patent number: 9209173
    Abstract: A voltage converter includes an output circuit having a high-side device and a low-side device which can be formed on a single die (a “PowerDie”). The high-side device can include a lateral diffused metal oxide semiconductor (LDMOS) while the low-side device can include a trench-gate vertical diffused metal oxide semiconductor (VDMOS). The voltage converter can further include a controller circuit on a different die which can be electrically coupled to, and co-packaged with the output circuit.
    Type: Grant
    Filed: March 8, 2012
    Date of Patent: December 8, 2015
    Assignee: Intersil Americas LLC
    Inventor: Francois Hebert
  • Publication number: 20150348825
    Abstract: A semiconductor device with voids within a silicon-on-insulator (SOI) structure and a method of forming the semiconductor device are provided. Voids are formed within a Buried Oxide layer (BOX layer) of the silicon-on-insulator (SOI) semiconductor to enhance a performance index of an RF-SOI switch. The semiconductor device with voids within a silicon-on-insulator (SOI) structure includes a semiconductor substrate; an insulating layer disposed on the substrate; a silicon-on-insulator (SOI) layer disposed on the insulating layer; a device isolation layer and an active area disposed within the SOI layer; one or more voids disposed within the insulating layer; and a sealing insulating sealing an opening of the void.
    Type: Application
    Filed: February 3, 2015
    Publication date: December 3, 2015
    Applicant: Magnachip Semiconductor, Ltd.
    Inventor: Francois HEBERT
  • Publication number: 20150255595
    Abstract: Provided are a low-cost semiconductor device manufacturing method and a semiconductor device made using the method. The method includes forming multiple body regions in a semiconductor substrate, forming multiple gate insulating layers and multiple gate electrodes in the body region; implementing a blanket ion implantation in an entire surface of the substrate to form a low concentration doping region (LDD region) in the body region without a mask, forming a spacer at a side wall of the gate electrode, and implementing a high concentration ion implantation to form a high concentration source region and a high concentration drain region around the LDD region. According to the examples, devices have favorable electrical characteristics and at the same time, manufacturing costs are reduced. Since, when forming high concentration source region and drain regions, tilt and rotation co-implants are applied, an LDD masking step is potentially omitted.
    Type: Application
    Filed: October 20, 2014
    Publication date: September 10, 2015
    Applicant: MAGNACHIP SEMICONDUCTOR, LTD.
    Inventors: Francois HEBERT, Yon Sup PANG, Yu Shin RYU, Seong Min CHO, Ju Ho KIM
  • Publication number: 20150255709
    Abstract: Provided is a magnetic field sensing device (or Hall device) including a magnetic sensor (or Hall sensor) that is provided in buried form inside of a semiconductor substrate. A top portion of the magnetic field sensing device is connected to analog and digital circuitry, and the magnetic sensor included in the magnetic field sensing device obtains magnetic data that is provided to the circuitry. Accordingly, a magnetic field sensor having a reduced size is produced.
    Type: Application
    Filed: August 28, 2014
    Publication date: September 10, 2015
    Applicant: Magnachip Semiconductor, Ltd.
    Inventors: Francois HEBERT, Seong Woo LEE, Jong Yeul JEONG, Hee Baeg AN, Kang Sup SHIN, Seong Min CHOE, Young Joon KIM
  • Publication number: 20150243770
    Abstract: The present disclosure relates to a vertical bipolar junction transistor. A vertical bipolar junction transistor includes a high concentration doping region emitter terminal disposed on a semiconductor substrate; a high concentration doping region collector terminal disposed on a semiconductor substrate; a high concentration doping region base terminal disposed between the emitter terminal and the collector terminal; a drift region having a first doping concentration surrounding the emitter terminal and being deeper than either the base terminal or the collector terminal; a base layer disposed below the drift region; a collector layer in contact with the base layer, the collector layer having a second doping concentration higher than the first doping concentration. The manufacturing cost of the vertical bipolar junction transistor can be lowered and a current gain can be elevated using a low-cost BCD process.
    Type: Application
    Filed: October 28, 2014
    Publication date: August 27, 2015
    Applicant: MAGNACHIP SEMICONDUCTOR, LTD.
    Inventors: Francois HEBERT, Yon Sup PANG, Seong Min CHO, Ju Ho KIM
  • Patent number: 9087942
    Abstract: An optical sensor, according to an embodiment of the present invention, includes a photodetector region and a plurality of slats over the photodetector region. In an embodiment, the slats are made of an opaque polymer material, such as an opaque photoresist. In an embodiment, the slats are angled relative to a surface of the photodetector region.
    Type: Grant
    Filed: January 13, 2015
    Date of Patent: July 21, 2015
    Assignee: INTERSIL AMERICAS LLC
    Inventor: Francois Hebert
  • Publication number: 20150194544
    Abstract: A light sensor includes a photodetector sensor region formed in a semiconductor substrate. To shape the spectral response of the light sensor, a dielectric optical coating filter covers the photodetector sensor region and a circumferential region of the substrate that surrounds the photodetector sensor region. In accordance with specific embodiments, the dielectric optical coating filter has chamfered corners to improve the thermal reliability of the dielectric optical coating covering the photodetector sensor region. Methods for making such a light sensor are also disclosed.
    Type: Application
    Filed: March 24, 2015
    Publication date: July 9, 2015
    Inventors: Eric S. Lee, Michael I-Shan Sun, Francois Hebert
  • Patent number: 9076778
    Abstract: Provided are a semiconductor die and a semiconductor package. The semiconductor package includes: a monolithic die; a driving circuit, a low-side output power device, and a high-side output power device disposed in the monolithic die; and an upper electrode and a lower electrode disposed above and below the monolithic die.
    Type: Grant
    Filed: December 12, 2013
    Date of Patent: July 7, 2015
    Assignee: MagnaChip Semiconductor, Ltd.
    Inventor: Francois Hebert
  • Publication number: 20150123232
    Abstract: An optical sensor, according to an embodiment of the present invention, includes a photodetector region and a plurality of slats over the photodetector region. In an embodiment, the slats are made of an opaque polymer material, such as an opaque photoresist. In an embodiment, the slats are angled relative to a surface of the photodetector region.
    Type: Application
    Filed: January 13, 2015
    Publication date: May 7, 2015
    Inventor: Francois Hebert
  • Patent number: 9024378
    Abstract: This invention discloses a semiconductor power device. The trenched semiconductor power device includes a trenched gate, opened from a top surface of a semiconductor substrate, surrounded by a source region encompassed in a body region near the top surface above a drain region disposed on a bottom surface of a substrate. The semiconductor power device further includes an implanting-ion block disposed above the top surface on a mesa area next to the body region having a thickness substantially larger than 0.3 micron for blocking body implanting ions and source ions from entering into the substrate under the mesa area whereby masks for manufacturing the semiconductor power device can be reduced.
    Type: Grant
    Filed: February 9, 2013
    Date of Patent: May 5, 2015
    Assignee: Alpha and Omega Semiconductor Incorporated
    Inventors: Anup Bhalla, François Hébert, Sung-Shan Tai, Sik K Lui
  • Patent number: 9024404
    Abstract: Light sensors including dielectric optical coatings to shape their spectral responses, and methods for fabricating such light sensors in a manner that accelerates lift-off processes and increases process margins, are described herein. In an embodiment, a light sensor includes a photodetector sensor region formed in a semiconductor substrate, a dielectric optical coating filter covering the photodetector sensor region, and dummy dielectric optical coating features beyond the photodetector sensor region, wherein the dummy dielectric optical features include one or more dummy corners, dummy islands and/or dummy rings. Alternatively, or additionally, the dielectric optical coating filter includes chamfered corners, which improves the thermal reliability of the dielectric optical coating.
    Type: Grant
    Filed: July 31, 2014
    Date of Patent: May 5, 2015
    Assignee: Intersil Americas LLC
    Inventors: Eric S. Lee, Michael I-Shan Sun, Francois Hebert
  • Publication number: 20150102444
    Abstract: Light sensors including dielectric optical coatings to shape their spectral responses, and methods for fabricating such light sensors in a manner that accelerates lift-off processes and increases process margins, are described herein. In an embodiment, a light sensor includes a photodetector sensor region formed in a semiconductor substrate, a dielectric optical coating filter covering the photodetector sensor region, and dummy dielectric optical coating features beyond the photodetector sensor region, wherein the dummy dielectric optical features include one or more dummy corners, dummy islands and/or dummy rings. Alternatively, or additionally, the dielectric optical coating filter includes chamfered corners, which improves the thermal reliability of the dielectric optical coating.
    Type: Application
    Filed: July 31, 2014
    Publication date: April 16, 2015
    Inventors: Eric S. Lee, Michael I-Shan Sun, Francois Hebert
  • Publication number: 20150076676
    Abstract: A power semiconductor device package includes a conductive assembly including a connecting structure and a semiconductor die having an aperture formed therethrough, the aperture being sized and configured to spacedly receive the connecting structure. In an alternative embodiment, a power semiconductor device package includes a conductive assembly including a connecting structure and a pair of semiconductor die disposed on either side of the connecting structure in spaced relationship thereto.
    Type: Application
    Filed: September 17, 2013
    Publication date: March 19, 2015
    Inventors: Jun Lu, François Hébert, Kai Liu, Xiaotian Zhang
  • Patent number: 8981464
    Abstract: Power wafer level chip scale package (CSP) and process of manufacture are enclosed. The power wafer level chip scale package includes all source, gate and drain electrodes located on one side of the device, which is convenient for mounting to a printed circuit board (PCB) with solder paste.
    Type: Grant
    Filed: May 6, 2014
    Date of Patent: March 17, 2015
    Assignee: Alpha and Omega Semiconductor Ltd
    Inventors: Tao Feng, François Hébert, Ming Sun, Yueh-Se Ho
  • Publication number: 20150069464
    Abstract: A lateral bipolar transistor with deep emitter and deep collector regions is formed using multiple epitaxial layers of the same conductivity type. Deep emitter and deep collector regions are formed without the use of trenches. Vertically aligned diffusion regions are formed in each epitaxial layer so that the diffusion regions merged into a contiguous diffusion region after annealing to function as emitter or collector or isolation structures. In another embodiment, a lateral trench PNP bipolar transistor is formed using trench emitter and trench collector regions. In yet another embodiment, a lateral PNP bipolar transistor with a merged LDMOS transistor is formed to achieve high performance.
    Type: Application
    Filed: November 12, 2014
    Publication date: March 12, 2015
    Inventors: Shekar Mallikarjunaswamy, Francois Hebert
  • Patent number: 8957491
    Abstract: An optical sensor, according to an embodiment of the present invention, includes a photodetector region and a plurality of slats over the photodetector region. In an embodiment, the slats are made up of a plurality of metal layers connected in a stacked configuration with a plurality of metal columns. The metal columns can be made of metal vias, metal contacts and/or metal plugs. In an embodiment, the slats are angled relative to a surface of the photodetector region, wherein the angling of the slats is achieved by the metal layers being laterally offset relative to one another and/or metal columns being laterally offset relative to one another. In an alternative embodiment, the slats are made of an opaque polymer material, such as an opaque photoresist.
    Type: Grant
    Filed: December 10, 2013
    Date of Patent: February 17, 2015
    Assignee: Intersil Americas LLC
    Inventor: Francois Hebert
  • Publication number: 20150041894
    Abstract: A method of fabricating a semiconductor device capable of increasing a breakdown voltage without an additional epitaxial layer or buried layer with respect to a high-voltage horizontal MOSFET.
    Type: Application
    Filed: August 6, 2014
    Publication date: February 12, 2015
    Applicant: MAGNACHIP SEMICONDUCTOR, LTD.
    Inventors: Francois Hebert, I-Shan Sun, Young Bae Kim, Young Ju Kim, Kwang Il Kim, In Taek Oh, Jin Woo Moon