With Particular Manufacturing Method Of Gate Sidewall Spacers, E.g., Double Spacers, Particular Spacer Material Or Shape (epo) Patents (Class 257/E21.626)
  • Patent number: 6894357
    Abstract: A new method is provided for the creation of sub-micron gate electrode structures. A high-k dielectric is used for the gate dielectric, providing increased inversion carrier density without having to resort to aggressive scaling of the thickness of the gate dielectric while at the same time preventing excessive gate leakage current from occurring. Further, air-gap spacers are formed over a stacked gate structure. The gate structure consists of pre-doped polysilicon of polysilicon-germanium, thus maintaining superior control over channel inversion carriers. The vertical field between the gate structure and the channel region of the gate is maximized by the high-k gate dielectric, capacitive coupling between the source/drain regions of the structure and the gate electrode is minimized by the gate spacers that contain an air gap.
    Type: Grant
    Filed: June 16, 2003
    Date of Patent: May 17, 2005
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventor: Jyh-Chyurn Guo
  • Patent number: 6794764
    Abstract: The present invention relates to a memory array comprising a substrate and a plurality of bitlines having contacts and a plurality of wordlines intersecting the bitlines. A protective spacer is used to separate the bitline contacts from the wordlines adjacent to the bitline contacts to prevent damage caused during the formation of the bitline contacts. The present invention also relates to a method of forming the memory array.
    Type: Grant
    Filed: March 5, 2003
    Date of Patent: September 21, 2004
    Assignees: Advanced Micro Devices, Inc., Fujitsu Limited
    Inventors: Tazrien Kamal, Mark T. Ramsbey, Hidehiko Shiraiwa, Fred T K Cheung