Characterized By Die Pad (epo) Patents (Class 257/E23.037)
  • Publication number: 20110108967
    Abstract: A semiconductor chip grid array package includes a die attach pad and a plurality of connector pads. A semiconductor die is mounted on the die attach pad, the semiconductor die having external connection terminals electrically connected respectively to the connector pads. An encapsulating material encapsulates the die and connector pads. A stud protrudes from each of the connector pads for providing an external electrical contact for the semiconductor chip grid array package. Each of the connector pads and respective studs are formed from an electrically conductive sheet. The connector pads have a thickness of at least 60% of the thickness of the conductive sheet and the respective studs have a thickness of no more than 40% of the thickness of the conductive sheet.
    Type: Application
    Filed: June 1, 2010
    Publication date: May 12, 2011
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Zhigang BAI, Wei Min Chen, Zhijie Wang
  • Patent number: 7936059
    Abstract: Broadly speaking, the present invention fills these needs by providing a lead frame package including a substrate stack having opposed sides, one of which includes a plurality of signal traces, with the remaining side including a ground plane. An integrated circuit is mounted to the substrate stack. The integrated circuit includes a plurality of bond pads. A plurality of leads is in electrical communication with a subset of the plurality of signal traces. A plurality of electrically conductive elements placing a sub-group of the plurality of bond pads in electrical communication with a sub-part of the plurality of electrically leads by being bonded signal traces of the subset, spaced-apart from the plurality of leads.
    Type: Grant
    Filed: February 20, 2007
    Date of Patent: May 3, 2011
    Assignee: Altera Corporation
    Inventor: Yuanlin Xie
  • Publication number: 20110089547
    Abstract: A method of manufacturing a semiconductor package includes providing a metallic leadframe having a plurality of cantilever leads and a mounting area for mounting a die, and disposing one or more non-conductive supports adjacent to a recessed surface of the cantilever leads to support the leads during die mount, wire bond, and encapsulation processes. The method further includes mounting the die in the mounting area and electrically connecting the die to the cantilever leads, and then encapsulating at least a portion of the die, the leadframe, and the supports with an encapsulant.
    Type: Application
    Filed: October 19, 2009
    Publication date: April 21, 2011
    Inventor: Jeffrey Gail Holloway
  • Patent number: 7923827
    Abstract: Semiconductor module for a Switched-Mode Power Supply comprises at least one semiconductor power switch, a control semiconductor chip and a leadframe comprising a die pad and a plurality of leads disposed on one side of the die pad. The die pad comprises at least two mechanically isolated regions wherein the semiconductor power switch is mounted on a first region of the die pad and the control semiconductor chip is mounted on a second region of the die pad. Plastic housing material electrically isolates the first region and the second region of the die pad and electrically isolates the semiconductor power switch from the control semiconductor chip.
    Type: Grant
    Filed: July 28, 2005
    Date of Patent: April 12, 2011
    Assignee: Infineon Technologies AG
    Inventors: Yang Hong Heng, Kean Cheong Lee, Xaver Schloegel, Gerhard Deml, Ralf Otremba, Juergen Schredl
  • Publication number: 20110079887
    Abstract: A lead frame having improved connectivity with a molded portion and a method of manufacturing the lead frame are provided. The lead frame includes a die pad on which a semiconductor chip is to be disposed; at least one lead portion arranged to be connected to the semiconductor chip; and at least one plating layer formed on at least one of the at least one lead portion and the die pad, wherein a top surface of the at least one plating layer has an uneven portion having a first average surface roughness.
    Type: Application
    Filed: September 16, 2010
    Publication date: April 7, 2011
    Applicant: SAMSUNG TECHWIN CO., LTD.
    Inventors: Chang-han SHIM, Sung-kwan PAEK
  • Publication number: 20110068448
    Abstract: A method of manufacture of an integrated circuit packaging system includes: attaching a semiconductor die to a die pad of a leadframe; forming a cap layer on top of the semiconductor die for acting as a ground plane or a power plane; and connecting the semiconductor die to the cap layer through a cap bonding wire.
    Type: Application
    Filed: September 22, 2009
    Publication date: March 24, 2011
    Inventors: Zigmund Ramirez Camacho, Lionel Chien Hui Tay, Henry Descalzo Bathan, Guruprasad Badakere Govindaiah
  • Patent number: 7911040
    Abstract: An integrated circuit package system comprising: providing an integrated circuit die; forming a top paddle over the integrated circuit die wherein the top paddle has planar dimensions smaller than planar dimensions of the integrated circuit die; forming leads adjacent the top paddle; attaching first connectors to the integrated circuit die and the top paddle; attaching second connectors to the integrated circuit die and the leads; and forming an encapsulant over the first connectors, the second connectors, the integrated circuit die, and the top paddle.
    Type: Grant
    Filed: December 27, 2007
    Date of Patent: March 22, 2011
    Assignee: Stats Chippac Ltd.
    Inventors: Lionel Chien Hui Tay, Henry Descalzo Bathan, Zigmund Ramirez Camacho
  • Publication number: 20110062570
    Abstract: Semiconductor packages that contain isolated, stacked dies and methods for making such devices are described. The semiconductor package contains both a first die with a first integrated circuit and a second die with a second integrated circuit that is stacked onto the first die while also being isolated from the first die. The first and second dies are connected using an array of metal connectors containing both a base segment and a beam segment extending over the first die and supporting the second die. This configuration can provide a thinner semiconductor package since wire-bonding is not used. As well, since the integrated circuit devices in the first and second dies are isolated from each other, local heating and/or hot spots are diminished or prevented in the semiconductor package. Other embodiments are also described.
    Type: Application
    Filed: November 18, 2010
    Publication date: March 17, 2011
    Inventors: Manolito Galera, Leocadio Morona Alabin
  • Patent number: 7906835
    Abstract: Methods, systems, and apparatuses for ball grid array land patterns are provided. A ball grid array land pattern includes a plurality of land pads and electrically conductive traces. The plurality of land pads is arranged in an array of rows and columns. A perimeter edge of the array includes a pair of adjacent oblong shaped land pads. An electrically conductive trace is routed between the pair of adjacent oblong shaped land pads from a land pad positioned in an interior of the array to a location external to the array. The oblong shaped land pads are narrower than standard round land pads, and thus provide more clearance for the routing of traces. The oblong shaped land pads enable more land pads of the land pattern array to be routed external to the array on each routing layer, and thus can save printed circuit board component and assembly costs.
    Type: Grant
    Filed: August 13, 2007
    Date of Patent: March 15, 2011
    Assignee: Broadcom Corporation
    Inventor: Robert John Romero
  • Patent number: 7906375
    Abstract: A semiconductor package is disclosed for packaging two adjacent semiconductor dies atop a circuit substrate. The dies are separated from each other along their longitudinal edges with an inter-die distance. An elevation-adaptive electrical connection connects a top metalized contact of die two to the bottom surface of die one while accommodating for elevation difference between the surfaces. The elevation-adaptive electrical connection includes: a) An L-shaped circuit route that is part of the circuit substrate, extending transversely from a die one longitudinal edge and placing an intermediate contact area next to a die two transverse edge. b) An interconnection plate connecting the top metalized contact area of die two with the intermediate contact area while being formed to accommodate for elevation difference between the contact areas. Consequently, the semiconductor package reduces the inter-die distance from an otherwise direct transverse circuit routing between the longitudinal edges of the dies.
    Type: Grant
    Filed: July 8, 2010
    Date of Patent: March 15, 2011
    Assignee: Alpha and Omega Semiconductor Inc.
    Inventors: Kai Liu, Ming Sun
  • Publication number: 20110057299
    Abstract: Height control of a capillary is performed in a stitch bonding (2nd bond) in a wire bonding, so that a thickness of a stitch portion can be controlled, thereby ensuring a bonding strength at the stitch portion and achieving an improvement in a bonding reliability. Also, the stitch portion has a thick portion, and a wire and a part (? portion) of a bonding region of an inner lead is formed to a lower portion of the thick portion, thereby sufficiently ensuring a thickness of the stitch portion and a bonding region.
    Type: Application
    Filed: September 9, 2010
    Publication date: March 10, 2011
    Inventors: Yasuki TAKATA, Kaori Sumitomo, Hiroshi Horibe, Hideyuki Arakawa
  • Patent number: 7902648
    Abstract: An interposer includes a substrate, a conductive structure configured to contact the back side of a semiconductor device and contact pads. The interposer may include first and second sets of contact pads carried by the substrate. The interposer may also include conductive traces carried by the substrate to electrically connect corresponding contact pads of the first and second sets. The receptacles, which may be formed in a surface of the substrate and expose contacts of the second set, may be configured to at least partially receive conductive structures that are secured to the contact pads of the second set. Thus, the interposer may be useful in providing semiconductor device assemblies and packages of reduced height or profile. Such assemblies and packages are also described, as are multi-chip modules including such assemblies or packages.
    Type: Grant
    Filed: April 6, 2006
    Date of Patent: March 8, 2011
    Assignee: Micron Technology, Inc.
    Inventor: Teck Kheng Lee
  • Publication number: 20110042793
    Abstract: A lead frame assembly includes a first lead frame panel having a die receiving area for receiving a semiconductor die, the die having an upper surface having one or more die bond pads located thereon. A second lead frame panel includes integral leads, each integral lead including a terminal, a connecting element extending from the terminal, and a shaped contact located at an end of the connecting element. The second lead frame panel is adapted to be stacked on the first lead frame panel to position each terminal laterally of a respective die receiving area. The positioning of the terminals locates each shaped contact for contact with a respective die bond pad to establish an electrical connection between the die bond pad and the respective terminal when the semiconductor die is mounted on the respective die receiving area.
    Type: Application
    Filed: August 21, 2009
    Publication date: February 24, 2011
    Applicant: FREESCALE SEMICONDUCTOR, INC
    Inventors: Kai Man WONG, Kam Fai LEE, Ho Wang WONG
  • Patent number: 7880281
    Abstract: A switching assembly is disclosed for a high voltage aircraft ignition system. The switching assembly includes a ceramic substrate and switch die that includes an anode bonded to an electrical pad on the ceramic substrate. The switch die includes a semiconductor device having a plurality of interleaved gates and cathodes, and includes a ceramic cap having at least one gate pad connected to the gates and at least one cathode pad connected to the cathodes. The switching assembly includes leads connected to the gate pad, the cathode pad, and the electrical pad on the substrate. The switch die and a portion of the leads are potted to form the completed assembly.
    Type: Grant
    Filed: August 20, 2008
    Date of Patent: February 1, 2011
    Assignee: Champion Aerospace LLC
    Inventor: Steve J. Kempinski
  • Publication number: 20110018118
    Abstract: Described herein are semiconductor device packages and redistribution structures including alignment marks and manufacturing methods thereof.
    Type: Application
    Filed: January 6, 2010
    Publication date: January 27, 2011
    Inventors: Chuehan Hsieh, Hung-Jen Yang, Min-Lung Huang
  • Patent number: 7875963
    Abstract: In accordance with the present invention, there is provided a semiconductor package (e.g., a QFP package) including a uniquely configured leadframe sized and configured to maximize the available number of exposed leads in the semiconductor package. More particularly, the semiconductor package includes a generally planar die pad or die paddle defining multiple peripheral edge segments. In addition, the semiconductor package includes a plurality of leads. Some of these leads include bottom surface portions which, in the completed semiconductor package, are exposed and at least partially circumvent the die pad, with other leads including portions which protrude from respective side surfaces of a package body in the completed semiconductor package. The semiconductor package also includes one or more power bars and/or one or more ground rings which are integral portions of the original leadframe used to fabricate the same.
    Type: Grant
    Filed: November 21, 2008
    Date of Patent: January 25, 2011
    Assignee: Amkor Technology, Inc.
    Inventors: Gi Jeong Kim, Yeon Ho Choi
  • Publication number: 20110012243
    Abstract: A lead frame (410) including a die pad (100) for mounting at least one integrated circuit (405) thereon and a plurality of lead fingers (413). The die pad (100) includes a metal including substrate (105) having a periphery that includes a plurality of sides (111-114), an intersection of the sides forming corners (115). A first plurality of grooves including least one groove (106) is formed in a top side surface of the substrate and is associated with each of the corners (115). The groove (106) has a dimension oriented at least in part at an angle of 75 to 105 degrees relative to a bisecting line (118) originating from the corners (115). A lead-frame-based packaged semiconductor device (400) includes a lead frame (410) including at least one metal comprising die pad (418) and a plurality of lead fingers (413) around the die pad (418). At least one integrated circuit (405) is mounted on the top surface of the die pad (418), and electrically connected to the plurality of lead fingers (413).
    Type: Application
    Filed: September 23, 2010
    Publication date: January 20, 2011
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Kapil Heramb SAHASRABUDHE, Steven Alfred KUMMERL
  • Publication number: 20110006411
    Abstract: A multichip integrated circuit apparatus includes first and second integrated circuit die mounted on opposite sides of a leadframe die paddle, with at least one of the integrated circuit die extending further toward the leads than does the die paddle. With this arrangement, the active circuit areas of both integrated circuit die can face in the same direction, and can be wire bonded to the same surfaces of the leads. This avoids wire bonding complications that are often encountered in multichip integrated circuit package designs.
    Type: Application
    Filed: September 14, 2010
    Publication date: January 13, 2011
    Applicant: STMicroelectronics Asia Pacific Pte. Ltd.
    Inventors: Kum-Weng Loo, Chek-Lim Kho
  • Patent number: 7868433
    Abstract: The present invention relates to methods and arrangements for forming a low stress cavity package. Particular methods may be performed with existing packaging equipment. In one such method, a leadframe laminated with adhesive film is provided. Integrated circuit dice are connected to the leadframe by reflowing solder between bond pads on the active surface of each die and the leadframe. A viscous thermosetting material is dispensed around the periphery of the active surface of each die. The thermosetting material fills gaps between the solder joint connections and the adhesive film. As a result, the thermosetting material, solder joint connections, each integrated circuit die and the adhesive film define and seal a protective cavity between the active surface of the die and the adhesive film. Portions of each die, leads, solder joint connections and adhesive film are encapsulated with a molding material that is prevented from entering the sealed cavity.
    Type: Grant
    Filed: August 29, 2008
    Date of Patent: January 11, 2011
    Assignee: National Semiconductor Corporation
    Inventors: Peng Soon Lim, Shee Min Yeong, You Chye How
  • Patent number: 7863102
    Abstract: The present invention provides an integrated circuit package system comprising: attaching a die platform to an integrated circuit die; mounting the integrated circuit die over an external interconnect with a bottom side of the external interconnect partially within the die platform; connecting the integrated circuit die and the external interconnect; and forming an encapsulation over the integrated circuit die with the external interconnect partially exposed.
    Type: Grant
    Filed: February 22, 2008
    Date of Patent: January 4, 2011
    Assignee: STATS ChipPAC Ltd.
    Inventors: Lionel Chien Hui Tay, Seng Guan Chow
  • Publication number: 20100327460
    Abstract: A single-chip module (SCM) and a multi-chip module (MCM) that includes at least two instances of the SCM are described. The SCM includes a pad disposed on a substrate. This pad has a top surface that includes a pattern of features. A given feature in the pattern of features has a height that extends above a minimum thickness of the pad, thereby increasing a capacitance associated with the pad relative to a configuration in which the top surface is planar. Furthermore, pads disposed on the two instances of the SCM in the MCM may each have a corresponding pattern of features that increases the capacitive coupling between the pads relative to a configuration in which the top surfaces of either or both of the pads are planar. Note that the pads may be aligned such that features in the patterns of features on these pads are interdigited with each other.
    Type: Application
    Filed: June 30, 2009
    Publication date: December 30, 2010
    Applicant: SUN MICROSYSTEMS, INC.
    Inventors: Jing Shi, Darko R. Popovic, Ashok V. Krishnamoorthy
  • Patent number: 7859120
    Abstract: A package system including providing a first semiconductor die; mounting a second semiconductor die on the first semiconductor die using an inter-die interconnect to form a flip-chip assembly; and attaching the flip-chip assembly on a package substrate with a contact pad, a test connection, a z-bond pad, and a die receptacle, with the first semiconductor die in the flip-chip assembly fitting inside the die receptacle.
    Type: Grant
    Filed: May 16, 2008
    Date of Patent: December 28, 2010
    Assignee: Stats Chippac Ltd.
    Inventors: A Leam Choi, Young Jin Woo, Junwoo Myung
  • Publication number: 20100314730
    Abstract: An integrated circuit (IC) device is provided. The IC device includes a first die having a surface with a first pad formed thereon, a second die having a surface with a second pad formed thereon, and a substrate interposer that couples the first pad to the second pad. The substrate interposer is coupled to the surface of the first die and the surface of the second die.
    Type: Application
    Filed: June 16, 2009
    Publication date: December 16, 2010
    Applicant: Broadcom Corporation
    Inventor: Shaik Labeeb
  • Publication number: 20100308448
    Abstract: A semiconductor device has a tab having a semiconductor chip fixed thereto, a plurality of inner leads, a plurality of outer leads formed integrally with the inner leads, a plurality of wires coupling the electrode pads of the semiconductor chip to the inner leads, and a molded body having the semiconductor chip molded therein. Over a surface of each of the outer leads protruding from the molded body, an outer plating including lead-free platings is formed. The outer plating has, in a thickness direction thereof, a first lead-free plating and a second lead-free plating, the first and second lead-free platings having the same composition and meeting at an interface. The first and second lead-free platings are formed under different conditions and may have different physical properties.
    Type: Application
    Filed: May 13, 2010
    Publication date: December 9, 2010
    Applicant: Renesas Electronics Corporation
    Inventor: Tomohiro Murakami
  • Publication number: 20100308447
    Abstract: A semiconductor device includes at least a die carried by a substrate, a plurality of bond pads disposed on the die, a plurality of conductive components, and a plurality of bond wires respectively connected between the plurality of bond pads and the plurality of conductive components. The plurality of bond pads respectively correspond to a plurality of signals, and include a first bond pad configured for transmitting/receiving a first signal and a second bond pad configured for transmitting/receiving a second signal. The plurality of conductive components include a first conductive component and a second conductive component. The first conductive component is bond-wired to the first bond pad, and the second conductive component is bond-wired to the second bond pad. The first conductive component and the second conductive component are separated by at least a third conductive component of the plurality of conductive components, and the first signal is asserted when the second signal is asserted.
    Type: Application
    Filed: June 3, 2009
    Publication date: December 9, 2010
    Inventors: Chien-Sheng Chao, Tse-Chi Lin, Yin-Chao Huang
  • Publication number: 20100301464
    Abstract: A method and structure for a semiconductor device can include a chip support having a one or more elongated structures formed in the chip support The elongated structures, which have a width and a length greater than the width, receive chip attach material such as epoxy during a chip attach process. Because each elongated feature is oriented such that an axis through a center of the length of each elongated feature points to a center of the chip support, the chip attach adhesive flows into the feature with minimal trapping of air. Trapped air can cause delamination of the chip from the chip support, or cracking of the chip and device failure.
    Type: Application
    Filed: May 26, 2009
    Publication date: December 2, 2010
    Inventor: Mohamad Ashraf bin Mohd Arshad
  • Patent number: 7843045
    Abstract: The object of the present invention is to provide an adhesion film for semiconductor that is capable of bonding a semiconductor chip to a lead frame tightly at an adhesion temperature lower than that of the adhesion film of a traditional polyimide resin without generation of voids and that can also be used for protection of lead frame-exposed area, a thermoplastic resin composition for semiconductor for use in the adhesive agent layer therein, and a lead frame having the adhesive film and a semiconductor device; and, to achieve the object, the present invention provides a thermoplastic resin composition for semiconductor, comprising a thermoplastic resin obtained in reaction of an amine component containing an aromatic diamine mixture (A) containing 1,3-bis(3-aminophenoxy)benzene, 3-(3?-(3?-aminophenoxy)phenyl)amino-1-(3?-(3?-aminophenoxy)phenoxy)benzene and 3,3?-bis(3?-aminophenoxy)diphenylether, and an acid component (C), an adhesion film for semiconductor using the same, a lead frame having the adhesion fi
    Type: Grant
    Filed: July 18, 2006
    Date of Patent: November 30, 2010
    Assignee: Hitachi Chemical Co., Ltd.
    Inventors: Kiyohide Tateoka, Toshiyasu Kawai, Yoshiyuki Tanabe, Tomohiro Nagoya, Naoko Tomoda
  • Patent number: 7843046
    Abstract: A flat leadless package includes at least one die mounted onto a leadframe and electrically connected to leads using an electrically conductive polymer or an electrically conductive ink. Also, an assembly includes stacked leadless packages electrically connected to leads using an electrically conductive polymer or an electrically conductive ink. Also, a package module includes an assembly of stacked leadless packages mounted on a support and electrically connected to circuitry in the support using an electrically conductive polymer or an electrically conductive ink.
    Type: Grant
    Filed: August 27, 2008
    Date of Patent: November 30, 2010
    Assignee: Vertical Circuits, Inc.
    Inventors: Lawrence Douglas Andrews, Jr., Jeffrey Leal, Simon J. S. McElrea
  • Patent number: 7834431
    Abstract: A packaged electronic device (20) includes a die pad (30), leads (32) arranged around the die pad (30), and a die (24) attached to an upper surface (34) of the die pad (30) and electrically connected to the leads (32). A packaging material (28) encapsulates the die pad (30), the die (24), and the leads (32). The die pad (30) includes indentations (42) formed in the upper surface (34) along a sidewall (38) of the die pad (30). The die pad (30) further includes indentations (44) formed in a lower surface (36) of the die pad (30) along the sidewall. The packaging material (28) fills the indentations (42, 44) thereby promoting adhesion between the die pad (30) and the packaging material (28) so that the die pad (30) and packaging material (28) cannot readily delaminate.
    Type: Grant
    Filed: April 8, 2008
    Date of Patent: November 16, 2010
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Stephen R. Hooper, James D. MacDonald, Russell S. Shumway
  • Publication number: 20100283156
    Abstract: A semiconductor device in which size reduction is possible without functional devices below pads being damaged by stress. The semiconductor device has a plurality of pads above a semiconductor substrate as terminals for external connection. A plurality of dual use pads which are used in both a probing test and assembly are provided in a first area above a main surface of the semiconductor substrate, an application of pressure by a probe during the probing test being permitted in the first area, and a plurality of assembly pads which are not used in the probing test are provided in a second area above the main surface of the semiconductor substrate, the application of pressure by the probe during the probing test being not permitted in the second area.
    Type: Application
    Filed: July 20, 2010
    Publication date: November 11, 2010
    Inventor: Shigeyuki Komatsu
  • Publication number: 20100283136
    Abstract: A QFN semiconductor package includes a die attach pad; a semiconductor die mounted on the die attach pad; an inner terminal lead disposed adjacent to the die attach pad; a first wire bonding the inner terminal lead to the semiconductor die; an extended, outer terminal lead disposed along periphery of the QFN semiconductor package, wherein the extended, outer terminal lead is disposed beyond a maximum wire length which is provided for a specific minimum pad opening size on the semiconductor die; an intermediary terminal disposed between the inner terminal lead and the extended, outer terminal lead; a second wire bonding the intermediary terminal to the semiconductor die; and a third wire bonding the intermediary terminal to the extended, outer terminal lead.
    Type: Application
    Filed: July 21, 2010
    Publication date: November 11, 2010
    Inventors: Tung-Hsien Hsieh, Nan-Cheng Chen
  • Publication number: 20100283137
    Abstract: A QFN semiconductor package includes a die attach pad; a semiconductor die mounted on the die attach pad; an inner terminal lead disposed adjacent to the die attach pad; a first wire bonding the inner terminal lead to the semiconductor die; an extended, outer terminal lead disposed along periphery of the QFN semiconductor package, wherein the extended, outer terminal lead is disposed beyond a maximum wire length which is provided for a specific minimum pad opening size on the semiconductor die; an intermediary terminal disposed between the inner terminal lead and the extended, outer terminal lead; a second wire bonding the intermediary terminal to the semiconductor die; and a trace interconnecting the intermediary terminal to the extended, outer terminal lead.
    Type: Application
    Filed: July 21, 2010
    Publication date: November 11, 2010
    Inventors: Tung-Hsien Hsieh, Nan-Cheng Chen
  • Patent number: 7830024
    Abstract: A package and a fabricating method thereof are provided. The package includes a conductive layer, a chip, a plurality of first pads, a plurality of bonding wires and a sealant. The conductive layer has a die pad and includes a plurality of wires. A path of each wire is substantially parallel to a supporting surface of the die pad. Each wire has an upper surface and a lower surface. The chip disposed on the supporting surface has a plurality of pads. The first pads are correspondingly formed on the upper surfaces of the wires. The bonding wires electrically connect the pads of the chip to the first pads. The sealant seals up the conductive layer, the first pads, the chip and the bonding wires, and exposes the lower surface of the conductive layer. The conductive layer projects from a bottom surface of the sealant.
    Type: Grant
    Filed: October 2, 2008
    Date of Patent: November 9, 2010
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventor: Hyeong-No Kim
  • Publication number: 20100276793
    Abstract: Semiconductor packages that contain multiple stacked chips and methods for making such semiconductor packages are described. The packages also contain multiple chips that are stacked vertically. The chips are connected through stud bumps, printed interconnect structures, and conductive pillars formed with the package. The packages also contain two different moldings layers that together operate as an encapsulation material. The semiconductor packages contain a full land pad array at both the bottom and the top of the package, allowing the packages to be used in a package-on-package configuration. The semiconductor packages therefore have a high input/output capability with a small package footprint, and a flexible routing capability. Other embodiments are also described.
    Type: Application
    Filed: April 29, 2009
    Publication date: November 4, 2010
    Inventors: Manolito Galera, Leocadio Alabin, In Suk Kim
  • Patent number: 7825527
    Abstract: A wirebond package configured to reduce wirebond return loss is presented. An integrated circuit of interest with rows of bonding pads is bonded to a surface of the wirebond package. The surface of wirebond package has columns of bonding pads, which are configured to transmit or receive signals, power, and ground to and/or from the wirebond package to the integrated circuit. Corresponding die pads on the integrated circuit and bonding pads of the wirebond package are coupled using conductive lines. The conductive lines carrying the active signal has coplanar adjacent ground lines on opposing sides of active signal line and the distance between active signal line and the coplanar adjacent ground lines is tapered.
    Type: Grant
    Filed: June 13, 2008
    Date of Patent: November 2, 2010
    Assignee: Altera Corporation
    Inventors: William W. Bereza, Hong Shi
  • Patent number: 7821124
    Abstract: Semiconductor die packages and methods of making them are disclosed. An exemplary package comprises a leadframe having a source lead and a gate lead, and a semiconductor die coupled to the source and gate leads at a first surface of the leadframe. The source lead has a protruding region at a second surface of the leadframe. A molding material is disposed around the semiconductor die, the gate lead, and the source lead such that a surface of the die and a surface of the protruding region are left exposed by the molding material. An exemplary method comprises obtaining the semiconductor die and leadframe, and forming a molding material around at least a portion of the leadframe and die such that a surface of the protruding region is exposed through the molding material.
    Type: Grant
    Filed: December 20, 2007
    Date of Patent: October 26, 2010
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Rajeev Joshi, Chung-Lin Wu
  • Patent number: 7816777
    Abstract: A semiconductor-element mounting substrate is a substrate for mounting a semiconductor element, and includes a substrate body. The substrate body has a mounting surface, and the center portion of the mounting surface is provided with a die pattern. Through conductors are provided in a portion of the substrate body located outside the die pattern to penetrate the substrate body in the thicknesswise direction. First terminals and second terminals are connected to the through conductors, respectively. The first terminals each extend toward the outer edge of the mounting surface, and they are electrically connected to the semiconductor element. The second terminals are provided on a surface of the substrate body opposite to the mounting surface.
    Type: Grant
    Filed: December 1, 2006
    Date of Patent: October 19, 2010
    Assignee: Panasonic Corporation
    Inventors: Masanori Minamio, Noboru Takeuchi, Kenichi Itou, Toshiyuki Fukuda, Hideki Sakota
  • Patent number: 7816186
    Abstract: A method to manufacture a package that encases at least one integrated circuit device and the package so manufactured. The method includes the steps of (1) providing a leadframe having a die pad, leads, at least one ring circumscribing the die pad and disposed between the die pad and the leads, a plurality of tie bars projecting outwardly from the at least one ring, and at least one connecting bar electrically interconnecting and mechanically supporting the die pad to the ring; (2) affixing the at least one integrated circuit device to a first side of the die pad and electrically interconnecting the at least one integrated circuit device to the leads and to the at least one ring; (3) encapsulating the at least one integrated circuit device, the first side of the die pad and a first side of the ring in a molding resin while retaining an opposing second side of the ring external to said molding resin; and (4) severing the at least one connecting bar to electrically isolate the die pad from the ring.
    Type: Grant
    Filed: March 6, 2007
    Date of Patent: October 19, 2010
    Assignee: Unisem (Mauritius) Holdings Limited
    Inventors: Romarico S. San Antonio, Anang Subagio
  • Publication number: 20100258922
    Abstract: To prevent, in a resin-sealed type semiconductor package, generation of cracks in a die bonding material used for mounting of a semiconductor chip. A semiconductor chip is mounted over the upper surface of a die pad via a die bonding material, followed by sealing with an insulating resin. The top surface of the die pad to be brought into contact with the insulating resin is surface-roughened, while the bottom surface of the die pad and an outer lead portion are not surface-roughened.
    Type: Application
    Filed: March 5, 2010
    Publication date: October 14, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Hiroyuki NAKAMURA, Akira MUTO, Nobuya KOIKE, Atsushi NISHIKIZAWA, Yukihiro SATO, Katsuhiko FUNATSU
  • Patent number: 7812431
    Abstract: A leadframe includes a die pad and a plurality of leads corresponding to the die pad. The die pad for supporting a die is formed with a plurality of sides, each of the sides having at least one recess portion and at least one protrusion portion. The leads are substantially coplanar to the die pad. The leads include a plurality of first leads and a plurality of second leads. The first leads extend into the recess portions respectively, and the second leads are aligned with the protrusion portions. The length of the first leads is greater than that of the second leads. The length of wires electrically connecting the die to the leads or the die pad can be adjusted by the sides of the leadframe with the recess portion and the protrusion portion having a dimension corresponding to the leads, so as to save the manufacture cost of the leadframe.
    Type: Grant
    Filed: June 5, 2008
    Date of Patent: October 12, 2010
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Su-Tai Yang, Kuang-Chun Chou, Wen-Chi Cheng
  • Patent number: 7812441
    Abstract: An SiC Schottky diode die or a Si Schottky diode die is mounted with its epitaxial anode surface connected to the best heat sink surface in the device package. This produces a substantial increase in the surge current capability of the device.
    Type: Grant
    Filed: July 5, 2006
    Date of Patent: October 12, 2010
    Assignee: Siliconix Technology C.V.
    Inventors: Rossano Carta, Luigi Merlin, Laura Bellemo
  • Publication number: 20100252919
    Abstract: An electronic device can include a package device structure including a die encapsulated within a packaging material. The package device structure can have a first side and a second side opposite the first side. The electronic device can include a first layer along the first side of the package device structure. The first layer can be capable of causing a first deformation of the package device structure. The electronic device can also include a second layer along the second side of the package device structure. The second layer can be capable of causing a second deformation of the package device structure, the second deformation opposite the first deformation.
    Type: Application
    Filed: April 7, 2009
    Publication date: October 7, 2010
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Jianwen Xu, Lizabeth Ann Keser, Goerge R. Leal, Betty H. Yeung
  • Patent number: 7808117
    Abstract: A pad (20) is electrically connected to a first I/O cell (14) while also physically overlying active circuitry of a second I/O cell (16). Note that although the pad (20) overlies the second I/O cell (16), the pad (20) is not electrically connected to the I/O cell (16). Such a pattern may be replicated in any desired manner so that the I/O cells (e.g. 300-310) may have a finer pitch than the corresponding pads (320-324 and 330-335). In addition, the size of the pads may be increased (e.g. pad 131 may be bigger than pad 130) while the width ā€œcā€ of the I/O cells (132-135) does not have to be increased. Such a pattern (e.g. 500) may be arranged so that the area required in one or more dimensions may be minimized.
    Type: Grant
    Filed: May 16, 2006
    Date of Patent: October 5, 2010
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Nhat D. Vo, Tu-Anh N. Tran, Burton J. Carpenter, Dae Y. Hong, James W. Miller, Kendall D. Phillips
  • Patent number: 7800206
    Abstract: Provided is a semiconductor device which is small in size and in which the deformation of leads is prevented at the time of wire-bonding. The semiconductor device includes: an island; a semiconductor element mounted on the bottom surface of the island; leads provided close to the island; and a sealing resin for integrally sealing these constituents. Moreover, in the semiconductor device according to the present invention, electrodes on the semiconductor element are bonded to the leads provided adjacent to a side of the island, the side not provided with leads which extends continuously from the island.
    Type: Grant
    Filed: September 26, 2007
    Date of Patent: September 21, 2010
    Assignee: Sanyo Electric Co., Ltd.
    Inventor: Hiroyoshi Urushihata
  • Patent number: 7800207
    Abstract: Disclosed in this specification is a semiconductor package with a die attach pad and a lead frame which are electrically and mechanically connected to one another through a conductive wire ribbon. Such a configuration reduces the package footprint and also permits different styles of die attach pads and lead frames to be interchanged, thus reducing production costs.
    Type: Grant
    Filed: October 17, 2007
    Date of Patent: September 21, 2010
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Erwin Ian V. Almagro, Honorio T. Granada, Jr., Paul Armand Calo
  • Patent number: 7795712
    Abstract: An electronic component includes a lead frame, a semiconductor chip and an encapsulating body. The lead frame includes a heat spreader area, a plurality of conductive lead fingers, at least one non-conductive tie bar, and a metal joint. The metal joint connects the at least one non-conductive tie bar to the heat spreader area. The semiconductor chip is provided on a die pad located on the heat spreader area. The encapsulating body covers at least part of the semiconductor chip, at least part of the at least one non-conductive tie bar and part of the lead frame.
    Type: Grant
    Filed: September 4, 2008
    Date of Patent: September 14, 2010
    Assignee: Infineon Technologies AG
    Inventors: Alvin Wee Beng Tatt, Fuaida Harun, Soon Hock Tong, Robert-Christian Hagen, Yang Hong Heng, Kean Cheong Lee
  • Publication number: 20100224972
    Abstract: A leadless integrated circuit (IC) package comprising an IC chip mounted on a die attach pad and a plurality of electrical contacts electrically connected to the IC chip. The IC chip, the electrical contacts, and the die attach pad are all covered with a molding material, with portions of the electrical contacts and die attach pad protruding from a bottom surface of the molding material.
    Type: Application
    Filed: May 7, 2010
    Publication date: September 9, 2010
    Inventors: Kirk POWELL, John MCMILLAN, Adonis FUNG, Serafin PEDRON, JR.
  • Publication number: 20100213588
    Abstract: A wire bond chip package includes a chip carrier; a semiconductor die having a die face and a die edge, the semiconductor die being mounted on a die attach surface of the chip carrier, wherein a plurality of input/output (I/O) pads are situated in or on the semiconductor die; a rewiring laminate structure on the semiconductor die, the rewiring laminate structure comprising a plurality of redistribution bond pads; a plurality of bond wires interconnecting the redistribution bond pads with the chip carrier; and a mold cap encapsulating at least the semiconductor die and the bond wires.
    Type: Application
    Filed: June 17, 2009
    Publication date: August 26, 2010
    Inventors: Tung-Hsien Hsieh, Nan-Cheng Chen
  • Patent number: 7776658
    Abstract: A semiconductor package is disclosed for packaging two adjacent semiconductor dies atop a circuit substrate. The dies are separated from each other along their longitudinal edges with an inter-die distance. An elevation-adaptive electrical connection connects a top metalized contact of die two to the bottom surface of die one while accommodating for elevation difference between the surfaces. The elevation-adaptive electrical connection includes: a) An L-shaped circuit route that is part of the circuit substrate, extending transversely from a die one longitudinal edge and placing an intermediate contact area next to a die two transverse edge. b) An interconnection plate connecting the top metalized contact area of die two with the intermediate contact area while being formed to accommodate for elevation difference between the contact areas.
    Type: Grant
    Filed: August 7, 2008
    Date of Patent: August 17, 2010
    Assignee: Alpha and Omega Semiconductor, Inc.
    Inventors: Kai Liu, Ming Sun
  • Patent number: 7777312
    Abstract: A semiconductor device is disclosed which includes a tab (5) for use in supporting a semiconductor chip (8), a seal section (12) as formed by sealing the semiconductor chip (8) with a resin material, more than one tab suspension lead (4) for support of the tab (5), a plurality of electrical leads (2) which have a to-be-connected portion as exposed to outer periphery on the back surface of the seal section (12) and a thickness reduced portion as formed to be thinner than said to-be-connected portion and which are provided with an inner groove (2e) and outer groove (2f) in a wire bonding surface (2d) as disposed within the seal section (12) of said to-be-connected portion, and wires (10) for electrical connection between the leads (2) and pads (7) of the semiconductor chip (8), wherein said thickness reduced portion of the leads (2) is covered by or coated with a sealing resin material while causing the wires (10) to be contacted with said to-be-connected portion at specified part lying midway between the outer
    Type: Grant
    Filed: August 1, 2008
    Date of Patent: August 17, 2010
    Assignees: Renesas Technology Corp., Hitachi Yonezawa Electronics Co., Ltd.
    Inventor: Yoshihiko Shimanuki