Characterized By Their Crystalline Structure (e.g., Polycrystalline, Cubic) Particular Orientation Of Crystalline Planes (epo) Patents (Class 257/E29.003)
  • Publication number: 20120090675
    Abstract: A solar cell include a polycrystalline semiconductor substrate of a p-type, an emitter region of an n-type and forming a p-n junction with the polycrystalline semiconductor substrate, a first electrode connected to the emitter region, and a second electrode connected to the polycrystalline semiconductor substrate, wherein the polycrystalline semiconductor substrate has a pure p-type impurity concentration of substantially 7.2×1015/cm3 to 3.5×1016/cm3.
    Type: Application
    Filed: October 17, 2011
    Publication date: April 19, 2012
    Inventors: Seunghwan Shim, Jinah Kim, Jeongbeom Nam, Indo Chung, Juhong Yang, Hyungwook Choi, Ilhyoung Jung, Hyungjin Kwon
  • Publication number: 20120091460
    Abstract: A display device includes a substrate; a gate wire including a gate electrode and a first capacitor electrode formed on the substrate; a gate insulating layer formed on the gate wire; a semiconductor layer pattern formed on the gate insulating layer, and including an active region overlapping at least a part of the gate electrode and a capacitor region overlapping at least a part of the first capacitor electrode; an etching preventing layer formed on a part of the active region of the semiconductor layer pattern; and a data wire including a source electrode and a drain electrode formed over the active region of the semiconductor layer from over the etching preventing layer, and separated with the etching preventing layer therebetween, and a second capacitor electrode formed on the capacitor region of the semiconductor layer.
    Type: Application
    Filed: April 22, 2011
    Publication date: April 19, 2012
    Applicant: SAMSUNG MOBILE DISPLAY CO., LTD.
    Inventors: Joung-Keun Park, Jae-Hyuk Jang
  • Publication number: 20120091457
    Abstract: A semiconductor arrangement is disclosed. One embodiment includes a first semiconductor layer including a first and second component zone that form a pn-junction or a Schottky-junction. A second semiconductor layer includes a drift control zone adjacent to the second component zone. A dielectric layer separates the first semiconductor layer from the second semiconductor layer. A rectifying element is coupled between the drift control zone and the second component zone.
    Type: Application
    Filed: December 21, 2011
    Publication date: April 19, 2012
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Joachim Weyers, Anton Mauder, Franz Hirler, Paul Kuepper
  • Publication number: 20120080686
    Abstract: In one embodiment, a method of forming a semiconductor device includes forming a first porous semiconductor layer over a top surface of a substrate. A first epitaxial layer is formed over the first porous semiconductor layer. A circuitry is formed within and over the first epitaxial layer. The circuitry is formed without completely oxidizing the first epitaxial layer.
    Type: Application
    Filed: September 30, 2010
    Publication date: April 5, 2012
    Inventors: Anton Mauder, Hans-Joachim Schulze, Hans-Joerg Timme, Franz Hirler, Francisco Javier Santos Rodriguez
  • Publication number: 20120074405
    Abstract: One embodiment of the present invention relates to method for the concurrent deposition of multiple different crystalline structures on a semiconductor body utilizing in-situ differential epitaxy. In one embodiment of the present invention a preparation surface is formed, resulting in two distinct crystalline regions, a monocrystalline silicon substrate region and an isolating layer region. A monocrystalline silicon layer and an amorphous silicon layer are concurrently formed directly onto the preparation surface in the monocrystalline silicon substrate region and the isolating layer region, respectively. Deposition comprises the formation of two or more sub-layers. The process parameters can be varied for each individual sub-layer to optimize deposition characteristics.
    Type: Application
    Filed: December 8, 2011
    Publication date: March 29, 2012
    Applicant: Infineon Technologies AG
    Inventors: Herbert Schäfer, Martin Franosch, Thomas Meister, Josef Böck
  • Patent number: 8143625
    Abstract: There is provided a technique to form a single crystal semiconductor thin film or a substantially single crystal semiconductor thin film. A catalytic element for facilitating crystallization of an amorphous semiconductor thin film is added to the amorphous semiconductor thin film, and a heat treatment is carried out to obtain a crystalline semiconductor thin film. After the crystalline semiconductor thin film is irradiated with ultraviolet light or infrared light, a heat treatment at a temperature of 900 to 1200° C. is carried out in a reducing atmosphere. The surface of the crystalline semiconductor thin film is extremely flattened through this step, defects in crystal grains and crystal grain boundaries disappear, and the single crystal semiconductor thin film or substantially single crystal semiconductor thin film is obtained.
    Type: Grant
    Filed: October 6, 2009
    Date of Patent: March 27, 2012
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Hisashi Ohtani, Tamae Takano
  • Publication number: 20120068277
    Abstract: Embodiments related to semiconductor manufacturing and semiconductor devices with semiconductor structure are described and depicted.
    Type: Application
    Filed: September 17, 2010
    Publication date: March 22, 2012
    Inventors: Thoralf KAUTZSCH, Boris BINDER, Frank HOFFMANN, Uwe RUDOLPH
  • Publication number: 20120068183
    Abstract: To provide a power MISFET using oxide semiconductor. A gate electrode, a source electrode, and a drain electrode are formed so as to interpose a semiconductor layer therebetween, and a region of the semiconductor layer where the gate electrode and the drain electrode do not overlap with each other is provided between the gate electrode and the drain electrode. The length of the region is from 0.5 ?m to 5 ?m. In such a power MISFET, a power source of 100 V or higher and a load are connected in series between the drain electrode and the source electrode, and a control signal is input to the gate electrode.
    Type: Application
    Filed: September 19, 2011
    Publication date: March 22, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventor: Yasuhiko Takemura
  • Patent number: 8138527
    Abstract: An accumulation mode transistor has an impurity concentration of a semiconductor layer in a channel region at a value higher than 2×1017 cm?3 to achieve a large gate voltage swing.
    Type: Grant
    Filed: July 12, 2007
    Date of Patent: March 20, 2012
    Assignees: National University Corporation Tohoku University, Foundation For Advancement of International Science
    Inventors: Tadahiro Ohmi, Akinobu Teramoto, Rihito Kuroda
  • Publication number: 20120061679
    Abstract: Compositions and methods for controlled polymerization and/or oligomerization of hydrosilanes compounds including those of the general formulae SinH2n and SinH2n+2 as well as alkyl- and arylsilanes, to produce soluble silicon polymers as a precursor to silicon films having low carbon content.
    Type: Application
    Filed: November 17, 2011
    Publication date: March 15, 2012
    Inventors: Dmitry KARSHTEDT, Joerg ROCKENBERGER, Fabio ZÜRCHER, Brent RIDLEY, Erik SCHER
  • Publication number: 20120061676
    Abstract: A highly reliable transistor in which change in electrical characteristics is suppressed is provided. A highly reliable transistor in which change in electrical characteristics is suppressed is manufactured with high productivity. A display device with less image deterioration over time is provided. An inverted staggered thin film transistor which includes, between a gate insulating film and impurity semiconductor films functioning as source and drain regions, a semiconductor stacked body including a microcrystalline semiconductor region and a pair of amorphous semiconductor regions. In the microcrystalline semiconductor region, the nitrogen concentration on the gate insulating film side is low and the nitrogen concentration in a region in contact with the amorphous semiconductor is high. Further, an interface with the amorphous semiconductor has unevenness.
    Type: Application
    Filed: September 7, 2011
    Publication date: March 15, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Yuji EGI, Tetsuhiro TANAKA, Toshiyuki ISA, Hidekazu MIYAIRI, Koji DAIRIKI, Yoichi KUROSAWA, Kunihiko SUZUKI
  • Publication number: 20120056180
    Abstract: A thin film transistor including a substrate, a semiconductor layer, a patterned doped semiconductor layer, a source and a drain, a gate insulation layer, and a gate is provided. The semiconductor layer is disposed on the substrate. The patterned doped semiconductor layer is disposed on opposite sides of the semiconductor layer. The source and the drain are disposed on the patterned doped semiconductor layer and the opposite sides of the semiconductor layer, wherein a part of the semiconductor layer covered by the source and the drain has a first thickness, a part of the semiconductor layer disposed between the source and the drain and not covered by the source and the drain has a second thickness ranging from 200 ? to 800 ?. The gate insulation layer is disposed on the source, the drain and the semiconductor layer. The gate is disposed on the gate insulation layer.
    Type: Application
    Filed: April 12, 2011
    Publication date: March 8, 2012
    Applicant: AU OPTRONICS CORPORATION
    Inventor: Chang-Ken Chen
  • Publication number: 20120056182
    Abstract: A manufacturing method of a semiconductor device having a stacked structure in which a lower layer is exposed is provided without increasing the number of masks. A source electrode layer and a drain electrode layer are formed by forming a conductive film to have a two-layer structure, forming an etching mask thereover, etching the conductive film using the etching mask, and performing side-etching on an upper layer of the conductive film in a state where the etching mask is left so that part of a lower layer is exposed. The thus formed source and drain electrode layers and a pixel electrode layer are connected in a portion of the exposed lower layer. In the conductive film, the lower layer and the upper layer may be a Ti layer and an Al layer, respectively. The plurality of openings may be provided in the etching mask.
    Type: Application
    Filed: September 1, 2011
    Publication date: March 8, 2012
    Inventors: Hidekazu Miyairi, Takafumi Mizoguchi
  • Publication number: 20120056861
    Abstract: The semiconductor device includes a plurality of photosensors arranged in matrix. The photosensors each include a photoelectric conversion element and an amplifier circuit. A backlight is turned on, an object to be detected is irradiated with light, and the photosensor in a p-th row performs the reset operation and the storage operation. After that, the backlight is turned off, and the photosensor in a (p+1)th row performs the reset operation and the storage operation. Then, the photosensors in all the rows sequentially perform the selection operation. A difference between output signals obtained from the photosensors in adjacent rows is obtained. Using the difference, a captured image of the object is generated and a region where the object exists is detected. The amplifier circuit includes a transistor for holding stored electric charge, in which a channel is formed in an oxide semiconductor layer.
    Type: Application
    Filed: September 2, 2011
    Publication date: March 8, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Yoshiyuki Kurokawa, Takayuki Ikeda
  • Publication number: 20120056189
    Abstract: A thin film transistor includes a substrate, a semiconductor layer provided on the substrate and crystallized by using a metal catalyst, a gate electrode insulated from and disposed on the semiconductor layer, and a getter layer disposed between the semiconductor layer and the gate electrode and formed with a metal oxide having a diffusion coefficient that is less than that of the metal catalyst in the semiconductor layer.
    Type: Application
    Filed: August 15, 2011
    Publication date: March 8, 2012
    Inventors: Byoung-Keon PARK, Jin-Wook Seo, Ki-Yong Lee, Dong-Hyun Lee, Kil-Won Lee, Jong-Ryuk Park, Yun-Mo Chung, Tak-Young Lee, Byung-Soo So, Min-Jae Jeong, Seung-Kyu Park, Yong-Duck Son, Jae-Wan Jung
  • Publication number: 20120056183
    Abstract: Embodiments in accordance with the present invention provide for the use of polycycloolefins in electronic devices and more specifically to the use of such polycycloolefins as gate insulator layers used in the fabrication of electronic devices, the electronic devices that encompass such polycycloolefin gate insulator and processes for preparing such polycycloolefin gate insulator layers and electronic devices encompassing such layers.
    Type: Application
    Filed: September 1, 2011
    Publication date: March 8, 2012
    Applicants: Promerus LLC, Merck Patent GmbH
    Inventors: David Christoph Mueller, Toby Cull, Pawel Miskiewicz, Miguel Carrasco-Orozco, Andrew Bell, Edmund Elce, Larry F. Rhodes, Kazuyoshi Fujita, Hendra Ng, Pramod Kandanarachchi, Steven Smith
  • Patent number: 8129706
    Abstract: Structures and methods to form a bistable resistive random access memory for reducing the amount of heat dissipation from electrodes by confining a heating region in the memory cell device are described. The heating region is confined in a kernel comprising a programmable resistive memory material that is in contact with an upper programmable resistive memory member and a lower programmable resistive memory member. The lower programmable resistive member has sides that align with sides of a bottom electrode comprising a tungsten plug. The lower programmable resistive member and the bottom electrode function a first conductor so that the amount of heat dissipation from the first conductor is reduced. The upper programmable resistive memory material and a top electrode function as a second conductor so that the amount of heat dissipation from the second conductor is reduced.
    Type: Grant
    Filed: May 5, 2006
    Date of Patent: March 6, 2012
    Assignee: Macronix International Co., Ltd.
    Inventors: ChiaHua Ho, Erh-Kun Lai, Kuang Yeu Hsieh
  • Publication number: 20120049188
    Abstract: A method for forming a polycrystalline silicon layer includes: forming an amorphous silicon layer on a substrate; forming a metal catalyst on the amorphous silicon layer; forming a gettering metal layer on an overall surface of the amorphous silicon layer where the metal catalyst is formed; and performing a heat treatment. A thin film transistor includes the polycrystalline silicon layer, and an organic light emitting device includes the thin film transistor.
    Type: Application
    Filed: August 3, 2011
    Publication date: March 1, 2012
    Inventors: Byoung-Keon Park, Tak-Young Lee, Jong-Ryuk Park, Yun-Mo Chung, Jin-Wook Seo, Ki-Yong Lee, Min-Jae Jeong, Yong-Duck Son, Byung-Soo So, Seung-Kyu Park, Kil-Won Lee, Dong-Hyun Lee, Jae-Wan Jung, Ivan Maidanchuk
  • Publication number: 20120049199
    Abstract: A method of forming a polycrystalline layer includes forming a buffer layer on a substrate; treating the buffer layer with hydrogen plasma; forming an amorphous silicon layer on the buffer layer; forming a metallic catalyst layer for crystallizing the amorphous silicon layer on the amorphous silicon layer; and heat treating the amorphous silicon layer to form a polycrystalline silicon layer.
    Type: Application
    Filed: August 15, 2011
    Publication date: March 1, 2012
    Inventors: Yun-Mo Chung, Ki-Yong Lee, Jin-Wook Seo, Min-Jae Jeong, Seung-Kyu Park, Yong-Duck Son, Byung-Soo So, Byoung-Keon Park, Kil-Won Lee, Dong-Hyun Lee, Tak-Young Lee, Jong-Ryuk Park
  • Publication number: 20120043541
    Abstract: An object is to provide a transistor in which light deterioration is suppressed as much as possible and electrical characteristics are stable, and a semiconductor device including the transistor. The attention focuses on the fact that light is reflected by a film used for forming a transistor and multiple interaction occurs. When the optical thickness of the film which causes the reflection is roughly an odd multiple of ?0/4 or roughly an even multiple of ?0/4, reflectance in a wavelength region of light which is absorbed by an oxide semiconductor is increased without a loss of a function of the film with respect to the transistor, whereby the amount of light absorbed by the oxide semiconductor is reduced and an effect of reducing light deterioration is increased.
    Type: Application
    Filed: August 9, 2011
    Publication date: February 23, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Hiromichi Godo, Keisuke Murayama
  • Publication number: 20120043542
    Abstract: The present invention is a semiconductor device including a first electrode over a substrate; a pair of oxide semiconductor films in contact with the first electrode; a second electrode in contact with the pair of oxide semiconductor films; a gate insulating film covering at least the first electrode and the pair of oxide semiconductor films; and a third electrode that is in contact with the gate insulating film and is formed at least between the pair of oxide semiconductor films. When the donor density of the oxide semiconductor films is 1.0×1013/cm3 or less, the thickness of the oxide semiconductor films is made larger than the in-plane length of each side of the oxide semiconductor films which is in contact with the first electrode.
    Type: Application
    Filed: August 9, 2011
    Publication date: February 23, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventor: Makoto YANAGISAWA
  • Publication number: 20120043518
    Abstract: An electronic device comprises a variable resistance memory element on a substrate. The variable resistance memory element comprises (i) an amorphous carbon layer comprising a hydrogen content of at least about 30 atomic percent, and a maximum leakage current of less than about 1×10?9 amps, and (ii) a pair of electrodes about the amorphous carbon layer. Methods of fabricating this and other devices are also described.
    Type: Application
    Filed: August 18, 2010
    Publication date: February 23, 2012
    Applicant: APPLIED MATERIALS, INC.
    Inventors: Siu F. CHENG, Heung Lak PARK, Deenesh PADHI
  • Publication number: 20120043520
    Abstract: A method of forming a disturb-resistant non volatile memory device. The method includes providing a semiconductor substrate having a surface region and forming a first dielectric material overlying the surface region. A first wiring material overlies the first dielectric material, a doped polysilicon material overlies the first wiring material, and an amorphous silicon switching material overlies the said polysilicon material. The switching material is subjected to a first patterning and etching process to separating a first strip of switching material from a second strip of switching spatially oriented in a first direction.
    Type: Application
    Filed: August 23, 2010
    Publication date: February 23, 2012
    Applicant: Crossbar, Inc.
    Inventors: Scott Brad Herner, Hagop Nazarian
  • Publication number: 20120043549
    Abstract: The invention relates to a nonvolatile semiconductor memory device including a semiconductor layer which has a source region, a drain region, and a channel forming region which is provided between the source region and the drain region; and a first insulating layer, a first gate electrode, a second insulating layer, and a second gate electrode which are layered over the semiconductor layer in that order. Part or all of the source and drain regions is formed using a metal silicide layer. The first gate electrode contains a noble gas element.
    Type: Application
    Filed: November 4, 2011
    Publication date: February 23, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventor: Kengo AKIMOTO
  • Publication number: 20120043540
    Abstract: The present invention provides a semiconductor device capable of suppressing a contact failure due to an increase in contact resistance, a production method of the semiconductor device, and a display device.
    Type: Application
    Filed: October 30, 2009
    Publication date: February 23, 2012
    Inventor: Tomohiro Kimura
  • Patent number: 8120037
    Abstract: A system for displaying images is disclosed. The system includes a self-emitting display device including an array substrate having a pixel region. A light-emitting diode is disposed on the array substrate of the pixel region. First and second driving thin film transistors are electrically connected to a light-emitting diode. The first driving thin film transistor includes a first gate and an active layer stacked on the array substrate of the pixel region and the second driving thin film transistor includes the active layer and a second gate thereon. The first gate is coupled to a first voltage and the second gate is coupled to a second voltage different from the first voltage during the same frame.
    Type: Grant
    Filed: February 19, 2009
    Date of Patent: February 21, 2012
    Assignee: Chimei Innolux Corporation
    Inventors: Hanson Liu, Ryan Lee
  • Publication number: 20120037904
    Abstract: Amorphous semiconductor films with enhanced charged carrier transport are disclosed. Also disclosed is a method for fabricating and treating the film to produce the enhanced transport. Also disclosed are semiconductor p-n junctions fabricated with the films which demonstrate the enhanced transport. The films are amorphous and include boron, carbon, and hydrogen.
    Type: Application
    Filed: August 10, 2010
    Publication date: February 16, 2012
    Applicant: NORTH DAKOTA STATE UNIVERSITY RESEARCH FOUNDATION
    Inventors: Anthony N. Caruso, Joseph A. Sandstrom, David A. Bunzow
  • Publication number: 20120037909
    Abstract: A thin film transistor array panel includes: a gate line and a storage electrode on a substrate and separated from each other; a gate insulating layer covering the gate line and the storage electrode; a data line crossing the gate line and being on the gate insulating layer; a thin film transistor formed at a crossing region of the gate line and the data line, and including a gate electrode, a source electrode, and a drain electrode; a passivation layer exposing a portion of the drain electrode and formed on the thin film transistor and the data line; and a pixel electrode contacting the drain electrode and overlapping the storage electrode with the gate insulating layer interposed therebetween.
    Type: Application
    Filed: March 3, 2011
    Publication date: February 16, 2012
    Inventor: Sun-Kyo Jung
  • Publication number: 20120037903
    Abstract: A non-single-crystal semiconductor layer is formed over a substrate, and then a single crystal semiconductor layer is formed over part of the non-single-crystal semiconductor layer. Thus, a semiconductor element of a region which requires a large area (e.g. a pixel region in a display device) can be formed using the non-single-crystal semiconductor layer, and a semiconductor element of a region which requires high speed operation (e.g. a driver circuit region in a display device) can be formed using the single crystal semiconductor layer.
    Type: Application
    Filed: October 27, 2011
    Publication date: February 16, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Tomokazu YOKOI, Yujiro SAKURADA
  • Publication number: 20120038865
    Abstract: An active device array substrate including a substrate, a plurality of scan lines, a plurality of data lines, and a plurality of pixel units, each of the pixel units formed between every neighboring two of the scan lines and data lines is provided. Each of the pixel units includes a first active device, a first pixel electrode electrically connected to a corresponding scan line and a corresponding data line through the first active device, a second active device, a second pixel electrode electrically connected to a corresponding scan line and a corresponding data line through the first active device, a second active device and a second pixel electrode electrically connected to a corresponding scan line and a corresponding data line through the second active device. The first pixel electrode has a surface area different from that of the second pixel electrode.
    Type: Application
    Filed: October 26, 2011
    Publication date: February 16, 2012
    Applicant: AU OPTRONICS CORPORATION
    Inventors: Chun-Chang Chiu, Jia-Hung Huang, Wen-Ju Chen
  • Patent number: 8115249
    Abstract: In a nonvolatile semiconductor memory device, a tunnel insulating layer, a charge storage layer and a charge block layer are formed on a silicon substrate in this order, and a plurality of control gate electrodes are provided above the charge block layer. Moreover, a cap layer made of silicon nitride is formed between the charge block layer and each of the control gate electrode, the cap layer being divided for each gate control electrode.
    Type: Grant
    Filed: September 21, 2009
    Date of Patent: February 14, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Isao Kamioka, Yoshio Ozawa, Katsuyuki Sekine
  • Publication number: 20120033486
    Abstract: It is an object to provide a semiconductor device with a novel structure in which stored data can be held even when power is not supplied, and does not have a limitation on the number of writing operations. A semiconductor device includes a plurality of memory cells each including a transistor including a first semiconductor material, a transistor including a second semiconductor material that is different from the first semiconductor material, and a capacitor, and a potential switching circuit having a function of supplying a power supply potential to a source line in a writing period. Thus, power consumption of the semiconductor device can be sufficiently suppressed.
    Type: Application
    Filed: August 1, 2011
    Publication date: February 9, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Hiroki Inoue, Kiyoshi Kato, Takanori Matsuzaki, Shuhei Nagatsuka
  • Publication number: 20120032181
    Abstract: It is an object of the invention to provide a thin, lightweight, high performance, and low in cost semiconductor device and a display device by reducing an arrangement area required for a power supply wiring and a ground wiring of a functional circuit and decreasing a drop in power supply voltage and a rise in ground voltage. In the functional circuit of the semiconductor device and the display device, a power supply wiring and a ground wiring are formed in a comb-like arrangement, and the tips thereof are electrically connected with a first wiring, a second wiring, and a contact between the first wiring and the second wiring, thereby forming in a grid-like arrangement. The drop in power supply voltage and the rise in ground voltage can be decreased and the arrangement area can be decreased in the grid-like arrangement.
    Type: Application
    Filed: October 20, 2011
    Publication date: February 9, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventor: Yoshiyuki Kurokawa
  • Publication number: 20120032173
    Abstract: Provided is a top gate thin film transistor, including on a substrate: a source electrode layer; a drain electrode layer; an oxide semiconductor layer; a gate insulating layer; a gate electrode layer including an amorphous oxide semiconductor containing at least one kind of element selected from among In, Ga, Zn, and Sn; and a protective layer containing hydrogen, in which: the gate insulating layer is formed on a channel region of the oxide semiconductor layer; the gate electrode layer is formed on the gate insulating layer; and the protective layer is formed on the gate electrode layer.
    Type: Application
    Filed: July 21, 2011
    Publication date: February 9, 2012
    Applicant: CANON KABUSHIKI KAISHA
    Inventors: Ayumu Sato, Hideya Kumomi, Hisato Yabuta, Ryo Hayashi, Yasuyoshi Takai
  • Publication number: 20120025194
    Abstract: According to an aspect of the present invention, there is provided a thin-film transistor (TFT) sensor, including a bottom gate electrode on a substrate, an insulation layer on the bottom gate electrode, an active layer in a donut shape on the insulation layer, the active layer including a channel through which a current generated by a charged body flows, an etch stop layer on the active layer, the etch stop layer including a first contact hole and a second contact hole, and a source electrode and a drain electrode burying the first and second contact holes, the source and drain electrodes being disposed on the etch stop layer so as to face each other.
    Type: Application
    Filed: July 19, 2011
    Publication date: February 2, 2012
    Inventors: Mu-Gyeom KIM, Chang-Mo Park
  • Publication number: 20120025200
    Abstract: In one embodiment, a method for manufacturing a semiconductor device is disclosed. The method can include depositing a first amorphous film having a first impurity, depositing a third amorphous lower-layer film on the first amorphous film, forming microcrystals on the third amorphous lower-layer film, depositing a third amorphous upper-layer film on the third amorphous lower-layer film to cover the microcrystals, depositing a second amorphous film having a second impurity on the third amorphous upper-layer film, and radiating microwaves to crystallize the third amorphous lower-layer film and the third amorphous upper-layer film to form a third crystal layer, and crystallize the first amorphous film and the second amorphous film to form a first crystal layer and a second crystal layer.
    Type: Application
    Filed: January 31, 2011
    Publication date: February 2, 2012
    Inventors: Tomonori Aoyama, Kiyotaka Miyano, Yusuke Oshiki
  • Publication number: 20120025274
    Abstract: An SOI substrate having an SOI layer that can be used in practical applications even when a substrate with low upper temperature limit, such as a glass substrate, is used, is provided. A semiconductor device using such an SOI substrate, is provided. In bonding a single-crystal semiconductor layer to a substrate having an insulating surface or an insulating substrate, a silicon oxide film formed using organic silane as a material on one or both surfaces that are to form a bond is used. According to the present invention, a substrate with an upper temperature limit of 700° C. or lower, such as a glass substrate, can be used, and an SOI layer that is strongly bonded to the substrate can be obtained. In other words, a single-crystal semiconductor layer can be formed over a large-area substrate that is longer than one meter on each side.
    Type: Application
    Filed: October 6, 2011
    Publication date: February 2, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Hideto OHNUMA, Tetsuya KAKEHATA, Yoichi IIKUBO
  • Publication number: 20120025193
    Abstract: A voltage equal to the threshold value of a TFT (106) is held in capacitor unit (109). When a video signal is inputted from a source signal line, the voltage held in the capacitor unit is added thereto and a resultant signal is applied to a gate electrode of the TFT (106). Even when a threshold value is varied for each pixel, each threshold value is held in the capacitor unit (109) for each pixel. Thus, the influence of a variation in threshold value can be eliminated. Further, holding of the threshold value is conducted by only the capacitor unit (109) and a charge does not move at writing of a video signal so that a voltage between both electrodes is not changed. Thus, it is not influenced by a variation in capacitance value.
    Type: Application
    Filed: October 6, 2011
    Publication date: February 2, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventor: Hajime Kimura
  • Patent number: 8106398
    Abstract: A thin film transistor with excellent electric characteristics and a display device having the thin film transistor are proposed. The thin film transistor includes a gate insulating film formed over a gate electrode; a microcrystalline semiconductor film including an impurity element which serves as a donor, formed over the gate insulating film; a buffer layer formed over the microcrystalline semiconductor film; a pair of semiconductor films to which an impurity element imparting one conductivity type is added, formed over the buffer layer; and wirings formed over the pair of semiconductor films. The concentration of the impurity element which serves as a donor in the microcrystalline semiconductor film is decreased from the gate insulating film side toward the buffer layer, and the buffer layer does not include the impurity element which serves as a donor at a higher concentration than the detection limit of SIMS.
    Type: Grant
    Filed: October 21, 2008
    Date of Patent: January 31, 2012
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Yasuhiro Jinbo
  • Publication number: 20120018733
    Abstract: Systems, methods, devices, and products of processes consistent with the innovations herein relate to thin-film solar cells and other devices. In one exemplary implementation, there is provided a thin film device.
    Type: Application
    Filed: July 25, 2011
    Publication date: January 26, 2012
    Inventor: Venkatraman Prabhakar
  • Publication number: 20120018721
    Abstract: A thin film transistor, which has a first passivation layer and a second passivation layer to maintain high reliability while preventing hydrogen from being induced to a semiconductor layer, and a method for fabricating the thin film transistor are provided. The method includes providing a substrate including an insulation substrate, forming a gate electrode on the substrate, forming a gate insulation layer on the substrate and the gate electrode, forming a semiconductor layer on the gate insulation layer, forming source/drain electrodes on the semiconductor layer to expose a portion of a top portion of the semiconductor layer, forming a first passivation layer to cover exposed top portions of the gate insulation layer, the semiconductor layer and the source/drain electrodes, and forming a second passivation layer on the first passivation layer, wherein the forming of the second passivation layer comprises performing deposition at a higher temperature than the forming of the first passivation layer.
    Type: Application
    Filed: July 13, 2011
    Publication date: January 26, 2012
    Applicant: SNU R&DB FOUNDATION
    Inventors: Sung Hwan Choi, Min Koo Han
  • Patent number: 8101509
    Abstract: A method of fabricating a semiconductor integrated circuit includes forming a first dielectric layer on a semiconductor substrate, patterning the first dielectric layer to form a first patterned dielectric layer, forming a non-single crystal seed layer on the first patterned dielectric layer, removing a portion of the seed layer to form a patterned seed layer, forming a second dielectric layer on the first patterned dielectric layer and the patterned seed layer, removing portions of the second dielectric layer to form a second patterned dielectric layer, irradiating the patterned seed layer to single-crystallize the patterned seed layer, removing portions of the first patterned dielectric layer and the second patterned dielectric layer such that the single-crystallized seed layer protrudes in the vertical direction with respect to the first and/or the second patterned dielectric layer, and forming a gate electrode in contact with the single-crystal active pattern.
    Type: Grant
    Filed: February 10, 2011
    Date of Patent: January 24, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-hoon Son, Si-young Choi, Jong-wook Lee
  • Publication number: 20120012846
    Abstract: To provide a semiconductor device and a display device which can be manufactured through a simplified process and the manufacturing technique. Another object is to provide a technique by which a pattern of wirings or the like which is partially constitutes a semiconductor device or a display device can be formed with a desired shape with controllability.
    Type: Application
    Filed: September 23, 2011
    Publication date: January 19, 2012
    Inventors: Toshiyuki Isa, Masafumi Morisue, Ikuko Kawamata
  • Publication number: 20120012169
    Abstract: Materials, devices, and methods for enhancing performance of electronic devices such as solar cells, fuels cells, LEDs, thermoelectric conversion devices, and other electronic devices are disclosed and described. A diamond-like carbon electronic device can include a conductive diamond-like carbon cathode having specified carbon, hydrogen and sp2 bonded carbon contents. In some cases, the sp2 bonded carbon content may be sufficient to provide the conductive diamond-like carbon material with a visible light transmissivity of greater than about 0.70. A charge carrier separation layer can be coupled adjacent and between the diamond-like carbon cathode and an anode. The conductive diamond-like carbon material of the present invention can be useful for any other application which can benefit from the use of conductive and transparent electrodes which are also chemically inert, radiation damage resistance, and are simple to manufacture.
    Type: Application
    Filed: May 19, 2011
    Publication date: January 19, 2012
    Inventor: Chien-Min Sung
  • Patent number: 8097883
    Abstract: A thin film transistor and a fabrication method thereof, in which one excimer laser annealing (ELA) makes a pixel portion and a driver portion different from each other in surface roughness and grain size.
    Type: Grant
    Filed: December 12, 2007
    Date of Patent: January 17, 2012
    Assignee: Samsung Mobile Display Co., Ltd.
    Inventor: Hong-Ro Lee
  • Publication number: 20120007095
    Abstract: This invention provides a semiconductor device having high operation performance and high reliability. An LDD region 707 overlapping with a gate wiring is arranged in an n-channel TFT 802 forming a driving circuit, and a TFT structure highly resistant to hot carrier injection is achieved. LDD regions 717, 718, 719 and 720 not overlapping with a gate wiring are arranged in an n-channel TFT 804 forming a pixel unit. As a result, a TFT structure having a small OFF current value is achieved. In this instance, an element belonging to the Group 15 of the Periodic Table exists in a higher concentration in the LDD region 707 than in the LDD regions 717, 718, 719 and 720.
    Type: Application
    Filed: September 21, 2011
    Publication date: January 12, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Shunpei YAMAZAKI, Satoshi MURAKAMI, Jun KOYAMA, Yukio TANAKA, Hidehito KITAKADO, Hideto OHNUMA
  • Publication number: 20120007083
    Abstract: An organic light-emitting display device and a method of manufacturing the organic light-emitting display device. A metal layer separated from a pixel electrode is formed without increasing the number of masks, thereby simplifying the pixel electrode and obtaining etching characteristics of a gate electrode.
    Type: Application
    Filed: April 5, 2011
    Publication date: January 12, 2012
    Applicant: Samsung Mobile Display Co., Ltd.
    Inventors: Chun-Gi YOU, Joon-Hoo Choi
  • Publication number: 20120007092
    Abstract: Disclosed is a method for manufacturing a thin film transistor in which a semiconductor film in a channel portion is provided between a source electrode and a drain electrode, wherein a partition layer (a bank) can be appropriately formed. The method comprises the steps of: forming two underlying electrodes on an underlying layer; forming a partition layer on the surface of the underlying layer containing the two underlying electrodes so as to surround an area where the source electrode and the drain electrode are to be formed; forming the source electrode and the drain electrode by a plating method on the surfaces of the two underlying electrodes, which are surrounded by the partition layer; and applying semiconductor solution, in which a semiconductor material is dissolved or dispersed, to the area surrounded by the partition layer so that a semiconductor film is formed in the area.
    Type: Application
    Filed: March 5, 2010
    Publication date: January 12, 2012
    Inventor: Jun Yamada
  • Publication number: 20120007077
    Abstract: There is provided a silicon device structure, comprising: a P-doped n+ type amorphous silicon film formed on a silicon semiconductor, and a wiring formed on the P doped n+ type amorphous silicon film, wherein the wiring is formed of a silicon oxide film which is formed on a surface of the P doped n+ type amorphous silicon film and is also formed of a copper alloy film, and the copper alloy film is a film obtained by forming a copper alloy containing Mn of 1 atom % or more and 5 atom % or less and P of 0.05 atom % or more and 1.0 atom % or less by sputtering.
    Type: Application
    Filed: July 6, 2011
    Publication date: January 12, 2012
    Applicant: HITACHI CABLE, LTD.
    Inventors: Noriyuki TATSUMI, Tatsuya TONOGI
  • Publication number: 20120007079
    Abstract: A thin film field effect transistor is disclosed which provides improved time-based channel stability. The field effect transistor includes first and second disordered semiconductor layers separated by an insulator. In an embodiment a carrier injection terminal is provided in a thin semiconductor layer closest to the gate terminal. An electric field is established in the thin semiconductor layer. At sufficient field strength, the electric field extends into the second semiconductor layer, which is in contact with the source and drain terminals. At sufficient field strength a channel is established in the second semiconductor layer, permitting current to flow between source and drain terminals. Above a certain gate voltage, there is sufficient free charge is induced in the first semiconductor layer so that the field does not extend into the second semiconductor, effectively shutting off current between source and drain. Single-device transition detection (as well as other applications) may be obtained.
    Type: Application
    Filed: September 21, 2011
    Publication date: January 12, 2012
    Applicant: PALO ALTO RESEARCH CENTER INCORPORATED
    Inventors: Sanjiv Sambandan, Ana Claudia Arias, Gregory Lewis Whiting