Patents Represented by Attorney, Agent or Law Firm Gerald E. Linden
  • Patent number: 5275326
    Abstract: Damage to the pins and ceramic body of pin grid array type semiconductor device assemblies is avoided by providing ceramic bushings in the pin-receiving holes of a boat transport. The bushings elevate the package body above the platform surface of the boat, and also alleviate problems associated with unequal thermal expansion of the metal boat and the ceramic package. In an alternate embodiment, a ceramic insert formed as a square ring encompassing an area roughly equivalent to the area of the package body is provided with holes for receiving the pins, and the boat transport has a cavity for receiving and retaining the ceramic insert.
    Type: Grant
    Filed: August 21, 1992
    Date of Patent: January 4, 1994
    Assignee: LSI Logic Corporation
    Inventor: Wallace A. Fiedler
  • Patent number: 5268034
    Abstract: A fluid distribution head of this invention includes a chamber for fluid flow including a perforated plate. The perforated plate is internally supported by a structural support to avoid deformation of the plate.
    Type: Grant
    Filed: March 24, 1992
    Date of Patent: December 7, 1993
    Assignee: LSI Logic Corporation
    Inventor: Michael Vukelic
  • Patent number: 5265378
    Abstract: A contact structure is formed atop a semiconductor wafer at a level whereat it is desired to terminate polishing of a layer overlying the contact structure. When the contact structure becomes exposed to a polishing slurry, an electrical characteristic, such as resistance or impedance, is registered by measuring apparatus. In one embodiment, two or more contact structures are formed atop the wafer, vias are formed through the wafer, and the vias are filled, thereby providing a conductive path from the contact structures to the back side of the wafer. The measuring apparatus probes the filled vias on the back side of the wafer. A change in resistance/impedance indicates that the contact structures have become exposed during polishing, and polishing is terminated. In another embodiment of the invention, one or more contact structures are formed atop the wafer. The measuring apparatus is connected to a probe in the polishing slurry, and to the wafer itself, such as to the back side of the wafer.
    Type: Grant
    Filed: July 10, 1992
    Date of Patent: November 30, 1993
    Assignee: LSI Logic Corporation
    Inventor: Michael D. Rostoker
  • Patent number: 5264729
    Abstract: A semiconductor package is described which has external connection points (pins, pads, etc.) which may be configured from outside of the package. In one embodiment, this is accomplished with programming holes which pass through and form contact surfaces with various conductors within the package. Conductive material is then deposited into selected holes, forming connections between all of the contact surfaces in any hole. In another embodiment, configurability is accomplished via conductive pads disposed on the exterior surface of the package. Conductive jumpers are then used to connect selected pads. An auxiliary externally effected power plane and bus-bar structure are also described.
    Type: Grant
    Filed: July 29, 1992
    Date of Patent: November 23, 1993
    Assignee: LSI Logic Corporation
    Inventors: Michael D. Rostoker, Yin Chang
  • Patent number: 5262927
    Abstract: A dambar-less leadframe is sandwiched between two printed circuit boards (PCBs). The PCBs form a major portion of the package body, and isolate the leadframe leads from plastic molding compound. In one embodiment, an upper PCB (substrate) is formed as a square ring, having an opening containing a heat sink element. A lower PCB is also formed as a square ring, and has a smaller opening for receiving a die. The back face of the die is mounted to the heat sink. The exposed front face of the die is wire bonded to inner ends of conductive traces on the exposed face of the lower PCB. The outer ends of the traces are electrically connected to the leadframe leads by plated-through vias extending through the two PCBs. The plated-through vias additionally secure the sandwich structure together. Plastic molding compound is injection/transfer molded over the front face of the die and the bond wires, forming a partially-molded package.
    Type: Grant
    Filed: February 7, 1992
    Date of Patent: November 16, 1993
    Assignee: LSI Logic Corporation
    Inventors: Chok J. Chia, Seng-Sooi Lim
  • Patent number: 5260514
    Abstract: A fully-populated Pin Grid Array (PGA) is vacuum-chucked to a pedestal, without mechanical clamping. The pedestal includes a cylindrical shaft having a vacuum passageway extending its length, and a vacuum reservoir block mounted atop the shaft, and an alignment/fixture plate mounted atop the vacuum reservoir block. The alignment/fixture plate is provided with holes extending partially through the plate, at least about its periphery, for receiving the outermost rows/columns of pins of the PGA, while maintaining a vacuum seal. In one embodiment, a central portion of the alignment/fixture plate is provided with a large through-opening for receiving the remaining pins of the PGA. In another embodiment, the central portion of the alignment/fixture plate is provided with a plurality of individual through holes corresponding to the remaining pins of the PGA. In this manner, the PGA is held securely and well aligned within a wire bonder, while avoiding damaging the pins.
    Type: Grant
    Filed: February 28, 1992
    Date of Patent: November 9, 1993
    Assignee: LSI Logic Corporation
    Inventor: William J. Fruen, Jr.
  • Patent number: 5254940
    Abstract: A technique of gaining direct access to the inputs and outputs of an embedded microprocessor, otherwise buried behind additional logic, is disclosed. Multiplexers are provided for at least the embedded microprocessor inputs and outputs. In a test mode, the multiplexers connect device input and output pads directly to the embedded microprocessor inputs and outputs. In a normal operating mode, the multiplexers connect the additional logic to the input and output pads. Preferably, in order to standardize design criteria, multiplexers are provided on all of the inputs and outputs of the microprocessor which may become embedded behind additional logic. Additionally, it is possible in the test mode to control the additional logic to a well defined state. The invention provides a simple way to isolate the embedded microprocessor from the rest of the logic and test it thoroughly using test vectors that have already been developed for the stand-alone microprocessor.
    Type: Grant
    Filed: December 13, 1990
    Date of Patent: October 19, 1993
    Assignee: LSI Logic Corporation
    Inventors: Timothy P. Oke, Russell E. Cummings, II, Nachum M. Gavrielov
  • Patent number: 5252503
    Abstract: Various techniques of forming isolation structures between adjacent diffusion regions are disclosed. In one technique, a thermally-grown oxide isolation structure is gouged out, and subsequent poly extending into the gouged out isolation structure is substantially level with the diffusion region. In another technique, a trench (bathtub) is formed, lightly oxidized, overfilled with polysilicon or amorphous silicon, gouged out, and thermally treated to form a substantially planar isolation structure. In another technique, an isolation structure exhibiting bird's-heads and bird's-beaks is polished until the bird's-beaks are removed. Gouging of the diffusion area may be permitted to occur. A bipolar transistor structure can be formed in the gouged diffusion area, and will exhibit reduced spacing between the intrinsic base and collector without proportionally reduced spacing between the extrinsic base and the collector.
    Type: Grant
    Filed: November 20, 1992
    Date of Patent: October 12, 1993
    Assignee: LSI Logic Corporation
    Inventor: Nicholas F. Pasch
  • Patent number: 5248625
    Abstract: Various techniques of forming isolation structures between adjacent diffusion regions are disclosed. In one technique, a thermally-grown oxide isolation structure is gouged out, and subsequent poly extending into the gouged out isolation structure is substantially level with the diffusion region. In another technique, a trench (bathtub) is formed, lightly oxidized, overfilled with polysilicon or amorphous silicon, gouged out, and thermally treated to form a substantially planar isolation structure. In another technique, an isolation structure exhibiting bird's-heads and bird's-beaks is polished until the bird's-beaks are removed. Gouging of the diffusion area may be permitted to occur. A bipolar transistor structure can be formed in the gouged diffusion area, and will exhibit reduced spacing between the intrinsic base and collector without proportionally reduced spacing between the extrinsic base and the collector.
    Type: Grant
    Filed: August 22, 1991
    Date of Patent: September 28, 1993
    Assignee: LSI Logic Corporation
    Inventor: Nicholas F. Pasch
  • Patent number: 5249281
    Abstract: A microprocessor with embedded cache memory is disclosed. In a "test mode" of operation, caches are accessed directly from the memory interface signals. Direct writing and reading to/from the instruction and data caches allows the testing of the functionality of the cache memory arrays. External memory interface is granted to an external master via a bus arbitration mechanism so that the test mode operation can be utilized.
    Type: Grant
    Filed: October 12, 1990
    Date of Patent: September 28, 1993
    Assignee: LSI Logic Corporation
    Inventors: Michael Fuccio, Sanjay Desai
  • Patent number: 5248279
    Abstract: Improvements and alternate embodiments for two-sided, self-replicating forms are described. Form sets having two single sheets, each sheet delineated into two panels, making three two-sided copies of a two-sided original are described with fully-coated carbonless coatings and with patterned carbonless coatings. A form set having two single sheets, each sheet delineated into two panels, making four two-sided copies, two of which have original writing on one surface, is described. A single sheet form, delineated into two panels, making two two-sided copies, each of which has original writing on one surface, is described. A single sheet form, delineated into an original and a copy panel, making a two-sided copy of an original having original writing on both surfaces is described. A form set having a single sheet delineated into an original un-coated panel and a CF-coated copy panel, and employing a separate CB-coated image-transferring sheet is described.
    Type: Grant
    Filed: December 16, 1991
    Date of Patent: September 28, 1993
    Inventors: Gerald E. Linden, Keith E. Schubert
  • Patent number: 5248903
    Abstract: Bond pad lift problems encountered during bonding are alleviated by providing an upper bond pad, a lower bond pad and an insulating component between the upper and lower bond pads. At least one opening is provided through the insulating component, extending from the bottom bond pad to the upper bond pad. The at least one opening is aligned with a peripheral region of the bottom bond pad. Conductive material fills the at least one opening, and electrically connects the top and bottom bond pads. In one embodiment, the at least one opening is a plurality of conductive vias. In another embodiment, the at least one opening is a ring-like opening extending around the peripheral region. In yet another embodiment, the at least one opening is one or more elongated slit-like openings.
    Type: Grant
    Filed: September 18, 1992
    Date of Patent: September 28, 1993
    Assignee: LSI Logic Corporation
    Inventor: Dorothy A. Heim
  • Patent number: 5249098
    Abstract: Wells are formed in an external surface of a semiconductor device package body. Capacitors are disposed within the wells at least partially, and preferably fully within the body. Cleaning channels are formed underneath the capacitors, for removing residual flux and/or solder.
    Type: Grant
    Filed: July 28, 1992
    Date of Patent: September 28, 1993
    Assignee: LSI Logic Corporation
    Inventors: Michael D. Rostoker, Tom Ley
  • Patent number: 5248945
    Abstract: A power amplifier, especially for mobile radio systems, achieves high efficiency while maintaining stability by frequency translating the input signal during the power amplification process. Two class C amplifiers (q5,q6) have their outputs coupled together and have their inputs driven differentially. The transistors (q5,q6) are biassed for optimum efficiency and to ensure unsaturated class C operation.
    Type: Grant
    Filed: July 6, 1992
    Date of Patent: September 28, 1993
    Inventor: Simon Atkinson
  • Patent number: 5245790
    Abstract: A technique for chemi-mechanical polishing of semiconductor wafers using ultrasonic energy is disclosed. A transducer is mounted in the polishing system, either to a platen to which the polishing pad is mounted, or to a carrier to which the semiconductor wafer is mounted. In either case, relative vibratory motion is established between the wafer and the polishing pad. The transducer may also be mounted within the reservoir containing the platen, carrier and polishing slurry, to agitate the slurry itself. By vibrating the polishing pad relative to the wafer, polish rate and repeatability are enhanced, the polishing process is less sensitive to pad use history, and the pad is somewhat self-conditioning.
    Type: Grant
    Filed: February 14, 1992
    Date of Patent: September 21, 1993
    Assignee: LSI Logic Corporation
    Inventor: Chris Jerbic
  • Patent number: 5247153
    Abstract: The surface of an optical element, such as the taking lens in semiconductor photolithographic apparatus, is deformed, in situ, by applying heat to the surface. A recipe for applying the heat to a selected area of the lens surface is developed by either measuring the image projected by the lens and comparing the measured image to the specified (mask) image, or by measuring the contour of the surface of the lens and comparing the measured contour to the lens' specified contour. The heat is applied by a laser, the output of which is focussed and scanned onto the surface of the lens. Method and apparatus are disclosed.
    Type: Grant
    Filed: June 6, 1991
    Date of Patent: September 21, 1993
    Assignee: LSI Logic Corporation
    Inventor: Nicholas F. Pasch
  • Patent number: 5242536
    Abstract: An anisotropic polysilicon etching process in Cl.sub.2 /HBr/He is disclosed. The use of HBr allows etching to occur under high poly:oxide selectivity conditions (e.g., above 40:1) that would otherwise produce lateral etching of the poly under the photoresist mask (isotropy). The selectivity of poly:resist is also increased (e.g., above 4:1). Poly sidewall passivation is enhanced without relying on resist redeposition. Gate oxide loss is also minimized, and anisotropy is realized with increased overetch (e.g., 60%). Exemplary process settings are: 1) 250 mTorr, 190 Watts, 0.5 cm gap, 100 sccm Cl.sub.2, 50 sccm HBr and 40 sccm He; and 2) 270 mTorr, 200 Watts, 0.5 cm gap, 80 sccm Cl.sub.2, 55 sccm HBr and 45 sccm He.
    Type: Grant
    Filed: December 20, 1990
    Date of Patent: September 7, 1993
    Assignee: LSI Logic Corporation
    Inventor: Philippe Schoenborn
  • Patent number: 5238205
    Abstract: In a mounting structure for mounting a propulsion unit in a fuselage of a model airplane, the propulsion unit having a motor with a fan which motor is fixed to a generally cylindrical cowl by support columns, the cowl at the opening facing the motor has a radial flange extending to the outside of the cowl, a cylindrical sleeve is provided which is inserted in the opening of the cowl, the sleeve also having a radial flange directed to the outside, and wherein between the flange of the cowl and the flange of the sleeve a gap is formed for receiving a round-frame rib of the airplane body for connecting the propulsion unit and the airplane body.
    Type: Grant
    Filed: April 9, 1992
    Date of Patent: August 24, 1993
    Inventor: Rolf Gleichauf
  • Patent number: 5231601
    Abstract: A digital multiplier is configured from a number of identical circuit "slices" with interconnecting signals arranged such that the need for large wiring channels is eliminated. The resulting multiplier, a hybrid of tree and array multipliers, has many of the space saving characteristics of array multipliers, with many of the speed advantages of tree multipliers. Various parameters of the design are flexible and may be changed by the designer to make speed versus size tradeoffs. The multiplier may be either pipelined or non-pipelined.
    Type: Grant
    Filed: January 28, 1992
    Date of Patent: July 27, 1993
    Assignee: LSI Logic Corporation
    Inventor: Charles C. Stearns
  • Patent number: 5227663
    Abstract: A metallic or ceramic dam structure surrounding a semiconductor die in a semiconductor device assembly is disclosed. The dam structure forms a cavity containing a potting compound encapsulating the die. The dam structure may also be provided with a flat lid portion, enclosing the cavity and forming a flat, exterior, heat-dissipating surface for the semiconductor device assembly. Further, an additional add-on structure, having heat dissipating fins, may be joined to the dam structure, exterior the semiconductor device assembly, to provide additional heat dissipation. The add-on structure is particularly well-suited to applications where air cooling is available.
    Type: Grant
    Filed: March 18, 1992
    Date of Patent: July 13, 1993
    Assignee: LSI Logic Corporation
    Inventors: Sadanand Patil, Adrian Murphy, Keith Newman