Patents Represented by Attorney, Agent or Law Firm Kenneth C. Hill
  • Patent number: 5987712
    Abstract: An improved cord lock provides a mechanism for preventing a moveable slide from being drawn too far into a cord lock body by heavy forces transmitted through the cord being locked. The improved cord lock has a body of standard manufacture, and a moveable slide which has been modified to provide a positive stop to prevent the slide from entering too far into the body. The positive stop may be formed as a number of projections from the moveable slide which make its overall cross section too large to fit within the lock body.
    Type: Grant
    Filed: December 22, 1997
    Date of Patent: November 23, 1999
    Inventor: John C. Tucker
  • Patent number: 5930673
    Abstract: A method is provided for depositing aluminum thin film layers to form contacts in a semiconductor integrated circuit device. All or some of the deposition process occurs at relatively low deposition rates at a temperature which allows improved surface migration of the deposited aluminum atoms. Aluminum deposited under these conditions tends to fill contact vias without the formation of voids. The low temperature deposition step can be initiated by depositing aluminum while a wafer containing the integrated circuit device is being heated from cooler temperatures within the deposition chamber.
    Type: Grant
    Filed: April 6, 1995
    Date of Patent: July 27, 1999
    Assignee: STMicroelectronics, Inc.
    Inventors: Fusen E. Chen, Fu-Tai Liou, Yih-Shung Lin, Girish A. Dixit, Che-Chia Wei
  • Patent number: 5927992
    Abstract: A method is provided for forming an improved device dielectric of a semiconductor integrated circuit, and an integrated circuit formed according to the same. For scaling geometries for use in the submicron regime, a composite dielectric layer used as a device dielectric is formed over a plurality of active areas adjacent to a field oxide region. The composite dielectric layer is formed before the field oxide region is formed and comprises a non-porous silicon nitride layer. The non-porous silicon nitride layer preferably comprises a thin deposited silicon nitride layer overlying a thin nitridized region of the substrate. The silicon nitride layer is partially oxidized during the subsequent formation of a field oxide region between the plurality of active areas. An oxide layer may be formed over the silicon nitride layer before the formation of the field oxide region which will then be densified during the field oxide formation.
    Type: Grant
    Filed: May 31, 1994
    Date of Patent: July 27, 1999
    Assignee: STMicroelectronics, Inc.
    Inventors: Robert L. Hodges, Frank R. Bryant
  • Patent number: 5926736
    Abstract: The present invention provides a method for minimizing voids in a plug. The process begins by forming a conformal barrier layer within the hole and then forming a metal plug within the hole. Thereafter, a cap layer is formed over the metal plug in which the cap layer has a lower thermal expansion coefficient than the metal plug. The hole is heated such that the metal in the hole flows to eliminate the void as a result of the compressive stress generated by the cap layer on the metal plug.
    Type: Grant
    Filed: October 30, 1996
    Date of Patent: July 20, 1999
    Assignee: STMicroelectronics, Inc.
    Inventor: Melvin Joseph deSilva
  • Patent number: 5914518
    Abstract: A method is provided for forming an improved landing pad of a semiconductor integrated circuit, and an integrated circuit formed according to the same. A first opening is formed through a first dielectric layer to expose a portion of a diffused region. A landing pad is formed over the first dielectric layer and in the opening. The landing pad preferably comprises a doped polysilicon layer disposed in the first opening and over a portion of the first dielectric layer. The landing pad will provide for smaller geometries and meet stringent design rules such as that for contact space to gate. A second dielectric layer having an opening therethrough is formed over the landing pad having an opening therethrough exposing a portion of the landing pad. A conductive contact, such as aluminum, is formed in the contact opening. The conductive contact will electrically connect with the diffused region through the landing pad.
    Type: Grant
    Filed: December 3, 1996
    Date of Patent: June 22, 1999
    Assignee: STMicroelectronics, Inc.
    Inventors: Loi N. Nguyen, Frank R. Bryant
  • Patent number: 5909636
    Abstract: A method is provided for forming an improved landing pad of a semiconductor integrated circuit, and an integrated circuit formed according to the same. A first opening is formed through a first dielectric layer to expose a portion of a diffused region. A dual polysilicon landing pad is formed in the first opening and on a portion of the first dielectric layer adjacent the first opening. The dual landing pad is preferably formed from two polysilicon landing pads with an oxide formed in between a portion of the two polysilicon layers and over the first polysilicon layer. This landing pad will enhance the planarization of the wafer at this stage of the manufacturing and tolerate misalignment of subsequently formed metal contacts without invading design rules.
    Type: Grant
    Filed: February 18, 1997
    Date of Patent: June 1, 1999
    Assignee: STMicroelectronics, Inc.
    Inventors: Loi N. Nguyen, Frank R. Bryant, Artur P. Balasinski
  • Patent number: 5894160
    Abstract: A method is provided for forming an improved landing pad of a semiconductor integrated circuit, and an integrated circuit formed according to the same. A first opening is formed through a first dielectric layer to expose a portion of a diffused region. A first polysilicon landing pad is formed over the first dielectric layer and in the opening. This landing pad will provide for smaller geometries and meet stringent design rules such as that for contact space to gate. A dielectric pocket is formed over the polysilicon landing pad over the active region. A second conductive landing pad is formed over the polysilicon landing pad and the dielectric pocket. A second dielectric layer is formed over the landing pad having a second opening therethrough exposing a portion of the landing pad. A conductive contact, such as aluminum, is formed in the second contact opening. The conductive contact will electrically connect with the diffused region through the landing pad.
    Type: Grant
    Filed: October 3, 1996
    Date of Patent: April 13, 1999
    Assignee: STMicroelectronics, Inc.
    Inventors: Tsiu C. Chan, Frank R. Bryant, Loi N. Nguyen
  • Patent number: 5888908
    Abstract: A method is provided for reducing the reflectivity of a metal layer prior to photolithography. A thin buffer layer, such as oxide, can be deposited over the metal layer. A short plasma etch is performed in order to roughen, but not completely remove, the thin oxide layer. This roughened layer significantly reduces the reflectivity of the underlying metal layer. As an alternative, the brief plasma etch can be applied directly to the metal layer, which results in a significant roughening of its upper surface. This also reduces the reflectivity of the metal layer.
    Type: Grant
    Filed: April 28, 1995
    Date of Patent: March 30, 1999
    Assignee: STMicroelectronics, Inc.
    Inventors: Gregory Joseph Stagaman, Michael Edward Haslam
  • Patent number: 5880015
    Abstract: A method is provided for making conductive structures whereby an insulating layer is formed over a substrate. A conductive layer is then formed over the insulating layer. A first photoresist layer is formed over the conductive layer, patterned and developed. The conductive layer is etched after which the first photoresist layer is removed. A second photoresist layer is formed over the integrated circuit, patterned and developed. The remaining regions of the conductive layer forming an interconnect or a gate are partially etched to form two-tiered stepped sidewalls.
    Type: Grant
    Filed: October 14, 1994
    Date of Patent: March 9, 1999
    Assignee: SGS-Thomson Microelectronics, Inc.
    Inventor: William Y. Hata
  • Patent number: 5877541
    Abstract: A method is provided for improving the adhesion between a photoresist layer and a dielectric, and an integrated circuit formed according to the same. A conformal dielectric layer is formed over the integrated circuit. An interlevel dielectric layer is formed over the conformal dielectric layer. The interlevel dielectric layer is doped such that the doping concentration allows the layer to reflow while partially inhibiting the adhesion of the doped layer to photoresist at an upper surface of the doped layer. An undoped dielectric layer is formed over the doped dielectric layer. A photoresist layer is formed and patterned over the undoped dielectric layer which adheres to the undoped dielectric layer. The undoped dielectric, the interlevel dielectric and the conformal dielectric layers are etched to form an opening exposing a portion of an underlying conductive region.
    Type: Grant
    Filed: August 4, 1997
    Date of Patent: March 2, 1999
    Assignee: STMicroelectronics, Inc.
    Inventors: John C. Sardella, Alexander Kalnitsky, Charles R. Spinner III, Robert Carlton Foulks, Sr.
  • Patent number: 5869175
    Abstract: A structure formed during processing of an integrated circuit. Two layers of photoresist are formed over a conductive layer to be patterned. The lower layer is thinner than the upper layer, and is dyed to have a lower transmittance. Both layers are used as a masking pattern for the underlying conductive layer.
    Type: Grant
    Filed: May 16, 1995
    Date of Patent: February 9, 1999
    Assignee: STMicroelectronics, Inc.
    Inventor: John C. Sardella
  • Patent number: 5847465
    Abstract: A method for fabrication of metal to semiconductor contacts results in sloped sidewalls in contact regions. An oxide layer is deposited and etched back to form sidewall spacers. A glass layer is then deposited and heated to reflow. After reflow, an etch back of the glass layer results is sloped sidewalls at contact openings and over steps.
    Type: Grant
    Filed: May 8, 1995
    Date of Patent: December 8, 1998
    Assignee: STMicroelectronics, Inc.
    Inventors: Fu-Tai Liou, Yu-Pin Han
  • Patent number: 5847457
    Abstract: A method is provided for forming a contact opening or via of a semiconductor integrated circuit, and an integrated circuit formed according to the same. A first metal region is formed over an underlying region. A first insulating layer is formed over the integrated circuit. A second insulating layer is then formed over the first insulating layer. A portion of the second insulating layer is etched to expose a portion of the first insulating layer wherein the exposed first insulating layer and the remaining second insulating layer form a substantially planar surface. A metal oxide layer is formed over the exposed first insulating layer and the remaining second insulating layer. A photoresist layer is formed and patterned over the metal oxide layer. The metal oxide layer is then selectively etched to form a via exposing a portion of the first insulating layer. The first insulating layer in the via is then selectively etched to expose a portion of the first metal region.
    Type: Grant
    Filed: October 24, 1996
    Date of Patent: December 8, 1998
    Assignee: STMicroelectronics, Inc.
    Inventors: Fusen E. Chen, Fu-Tai Liou, Girish A. Dixit
  • Patent number: 5847460
    Abstract: A method is provided of forming a small geometry via or contact of a semiconductor integrated circuit, and an integrated circuit formed according to the same, is disclosed. According to a first disclosed embodiment, an opening is formed partially through an insulating layer overlying a conductive region. Sidewall spacers are formed along the sidewalls of the opening. The remaining insulating layer is etched to expose the underlying conductive region. The contact dimension of the opening is smaller than the opening which can be printed from modern photolithography techniques. According to an alternate embodiment, the opening in the insulating layer expose the underlying conductive region. A polysilicon layer is formed over the insulating layer and in the opening. The polysilicon is oxidized to form a thick oxide in the opening and is etched back to form oxidized polysilicon sidewall spacers which decrease the contact dimension of the opening.
    Type: Grant
    Filed: December 19, 1995
    Date of Patent: December 8, 1998
    Assignee: STMicroelectronics, Inc.
    Inventors: Fu-Tai Liou, Mehdi Zamanian
  • Patent number: 5841789
    Abstract: A method and apparatus for testing and programming signal timing are disclosed which can be incorporated into an integrated circuit device utilizing on-chip timed command signals and pulses. The method of the invention enables nonpermanent testing and retesting of a device at various operational speeds during production testing. During retesting, temporary signal delays are selectively introduced into the circuit of a device which failed a previous test due to non-repairable errors. Once a device passes the production test error-free or with repairable errors, the temporary signal delays are permanently programmed into the device. Specifically, the method utilizes one or a plurality of mode control circuits and test voltage input terminals to nonpermanently select signal delays which may be identified and permanently enabled at a later time.
    Type: Grant
    Filed: May 9, 1996
    Date of Patent: November 24, 1998
    Assignee: STMicroelectronics, Inc.
    Inventor: David Charles McClure
  • Patent number: 5836406
    Abstract: A stabilizer body is rotatably carried by the stabilizer sub, wherein the stabilizer body remains substantially stationary relative to the borehole as the drillstring rotates. At least one stabilizer blade is carried by the stabilizer body, the stabilizer blade being radially extendable from the stabilizer body and into engagement with the sidewall of the borehole. Each stabilizer blade is extendable and retractable from the stabilizer body independently of the others.
    Type: Grant
    Filed: June 26, 1997
    Date of Patent: November 17, 1998
    Assignee: Telejet Technologies, Inc.
    Inventor: Frank J. Schuh
  • Patent number: D401295
    Type: Grant
    Filed: March 24, 1997
    Date of Patent: November 17, 1998
    Inventor: Alex Young
  • Patent number: D413178
    Type: Grant
    Filed: January 7, 1998
    Date of Patent: August 24, 1999
    Assignee: Davoil, Inc.
    Inventor: Guerrino Perenzin
  • Patent number: RE36394
    Abstract: An operating system in a digital computer environment is run as a virtual machine on a virtual resource manager. In order to provide a more dynamic environment for the operating system, linkages are made between the operating system device drivers and the corresponding real and virtual devices of the virtual resource manager. This is accomplished by assigning a "token" to the virtual resource manager. A device dependent information file corresponding to the device is created. This file contains adapter dependent information including a hardward port address for the physical device. The "token" is placed in the operating system device driver at the time it is initiated. When the operating system device driver is "opened" to drive the device, it uses the "token" to communicate with the virtual resource manager device driver thereby accomplishing driver to driver binding.
    Type: Grant
    Filed: March 9, 1989
    Date of Patent: November 16, 1999
    Assignee: International Business Machines Corporation
    Inventors: Hira Advani, Larry K. Loucks, Nancy L. Springen
  • Patent number: RE36462
    Abstract: A method to logically serialize a plurality of independent system events in a virtual memory data processing system. Each event causes interrupt servicing routines to be executed and requires data structures that record the status of virtual pages to be updated. The system events include the interrupt that is generated as a result of a page fault, the interrupt that is generated as a result of a paging I/O completion operation that resolves a page fault, and lastly interrupts generated in response to a supervisory call to a paging service.
    Type: Grant
    Filed: October 4, 1996
    Date of Patent: December 21, 1999
    Assignee: International Business Machines Corporation
    Inventors: Albert Chang, Mark F. Mergen, John T. O'Quin, II, John C. O'Quin, III, Mark D. Rogers