Patents Assigned to Broadcom Corporation
-
Patent number: 7042375Abstract: A system and method is used to tune filters, for example, analog filters in a sigma-delta modulator ADC. A known dither signal is used, for example a digital dither signal. Through adding of the dither to the modulator loop, the digital output of the sigma delta modulator ADC contains a filtered version of the digital dither. This signal can be used to reveal characteristics of the modulator-loop, including characteristics of a continuous-time filter in the modulator. Therefore, using the known digital dither signal and the output signal of the modulator, the continuous-time loop filter can be tuned. The tuning can be done in multiple ways, for example, by using standard LMS adaptive filter techniques to estimate the actual response of the continuous-time loopfilter and adjust the continuous-time loopfilter to the desired response.Type: GrantFiled: March 29, 2005Date of Patent: May 9, 2006Assignee: Broadcom CorporationInventor: Josephus A. van Engelen
-
Publication number: 20060095662Abstract: A method and related computer program product for operating a computer system which in a preferred embodiment comprises, acquiring a digital image of a hardware element, storing the digital image, displaying the digital image in a software program and dynamically updating and displaying status information for hardware elements proximate to the digital image and allowing the user to dynamically change element status by interacting with the displayed image.Type: ApplicationFiled: November 1, 2004Publication date: May 4, 2006Applicant: Broadcom CorporationInventor: Randy Arnott
-
Publication number: 20060092066Abstract: A Z/2Z ladder network includes an R/2R ladder network having capacitors coupled across series resistors within the R/2R ladder network, wherein the capacitors are sized to substantially match delays from nodes within the ladder network to an output node. The Z/2Z ladder network can be implemented within a digital to analog controller (“DAC”), including higher resolution DACs, and high data rate DACs. In higher resolution DACs, and high data rate DACs, the Z/2Z ladder network is coupled through switches to corresponding current sources. The Z/2Z ladder is optionally implemented differentially. The invention can be implemented as a Z/kZ ladder network, where k is a real number.Type: ApplicationFiled: March 16, 2005Publication date: May 4, 2006Applicant: Broadcom CorporationInventor: Hui Pan
-
Publication number: 20060092062Abstract: Provided are a method and system for reducing glitch in a switch circuit. A system includes a current-steering switch circuit including a main differential pair switch coupled to a first tail current having a first current value. Also included is an auxiliary differential pair switch connected to the main differential pair switch. The auxiliary differential pair switch is coupled to a second tail current and configured to substantially reduce a feed-through current associated with the main differential pair switch.Type: ApplicationFiled: June 30, 2005Publication date: May 4, 2006Applicant: Broadcom CorporationInventor: Hui Pan
-
Publication number: 20060093236Abstract: The invention refers to an apparatus and a method for reducing random noise in a sequence of digital video frames comprising the following steps: 1. for each of the pixels (center pixel) in a frame a set of adjacent pixels is defined; 2. for each of the adjacent pixels the difference of their values in the current frame and the previous frame is calculated, whereby the value of the center pixel is omitted; 3. each difference value is shifted right for a predefined number of bits; 4. the square of the difference value is added to an activity value of that center pixel; 5. if the activity value remains below a predefined threshold value, then a weighting factor depending from activity value is calculated and 6. the value of the center pixel is set to a weighted value.Type: ApplicationFiled: November 2, 2004Publication date: May 4, 2006Applicant: Broadcom CorporationInventors: David Drezner, Gideon Kojokaro
-
Publication number: 20060095486Abstract: Computer-implemented method and system for generating an optimized description of an arithmetic function comprising at least two of an addition, a multiplication, and a rounding operation to be carried out on a plurality of data bits in a plurality of registers of an electronic circuit, the method comprising the steps: obtaining a first description of the arithmetic function; decomposing the first description to obtain a second description comprising individual binary and logical operations on data bits, wherein the data bits are arranged to their proper place value, the second description being substantially arithmetically equivalent to the first description; obtaining a third description by parallelizing at least two of the binary and logical operations on the data bits in the second description; providing a forth description comprising operations for each data bit comprised in the third description in a hardware description language as the optimized description of the electronic circuit.Type: ApplicationFiled: July 28, 2005Publication date: May 4, 2006Applicant: Broadcom CorporationInventor: Jonathan Ferguson
-
Publication number: 20060092065Abstract: A Z/2Z ladder network includes an R/2R ladder network having capacitors coupled across series resistors within the R/2R ladder network, wherein the capacitors are sized to substantially match delays from nodes within the ladder network to an output node. The Z/2Z ladder network can be implemented within a digital to analog controller (“DAC”), including higher resolution DACs, and high data rate DACs. In higher resolution DACs, and high data rate DACs, the Z/2Z ladder network is coupled through switches to corresponding current sources. The Z/2Z ladder is optionally implemented differentially.Type: ApplicationFiled: January 13, 2005Publication date: May 4, 2006Applicant: Broadcom CorporationInventor: Hui Pan
-
Publication number: 20060091958Abstract: A multi-level power amplifier architecture using a multi-tap transformer implemented on a single CMOS integrated circuit wireless communications device is described. By providing a multi-tap transformer for coupling a plurality of power amplifiers to a shared output impedance, such as an antenna, power transmission may be made at different levels while maintaining efficiency. With a multi-tap transformer having “N” taps featuring “N” different impedance levels, each tap may be connected to an amplifier cell which delivers power into the transformer at the tap for coupling to the output load. Any one of the “N” amplifier cells can be turned on at once along with any combination of the “N” amplifier cells.Type: ApplicationFiled: October 28, 2004Publication date: May 4, 2006Applicant: Broadcom CorporationInventors: Iqbal Bhatti, Jesus Castaneda
-
Publication number: 20060095663Abstract: A method and related computer program product for combining resources of multiple RAID controllers and managing them as a single entity, comprising searching the RAID controllers for the most appropriate version of the firmware to be executed, determining whether a more appropriate version of the firmware was previously loaded into system memory, unloading inappropriate versions of the firmware, loading the most appropriate version of the firmware and initializing all RAID controllers as a commonly managed entity having combined resources.Type: ApplicationFiled: November 1, 2004Publication date: May 4, 2006Applicant: Broadcom CorporationInventor: Chris Franklin
-
Patent number: 7038487Abstract: A multi-function interface includes a digital interface module and a configurable output impedance module. The digital interface module is operably coupled to pass a first type of input signal when the multi-function interface is in a first mode and operably coupled to pass a second type of input signal when the multi-function interface is in a second mode. The configurable output impedance module is operably coupled to the digital interface to provide a first output impedance when the multi-function interface is in the first mode and to provide a second output impedance when the multi-function interface is in the second mode.Type: GrantFiled: September 17, 2004Date of Patent: May 2, 2006Assignee: Broadcom CorporationInventors: Joseph Ingino, Vincent Von Kaenel
-
Patent number: 7039776Abstract: An embedded ROM-based processor system including a processor, system memory, a programmable memory, a data selector and a patch controller. The system memory includes a read-only memory (ROM). The programmable memory stores patch information including patch code and one or more patch vectors. Each patch vector includes a break-out address from the ROM and a patch-in address to a corresponding location within the patch code. The data selector has an input coupled to the system memory and an output coupled to the processor. The patch controller is operative to compare an address provided by the processor with each break-out address to determine a breakout condition, and to control the selector to transfer the processor to a corresponding location within the patch code in response to a break-out condition. The programmable memory may be volatile memory, where the patch information is loaded from an external memory during initialization.Type: GrantFiled: April 17, 2003Date of Patent: May 2, 2006Assignee: Broadcom CorporationInventors: Yuqian C. Wong, Langford M. Wasada, Daniel C. Bozich, Mitchell A. Buznitsky
-
Patent number: 7038545Abstract: Circuitry to remove switches from signal paths in integrated circuit programmable gain attenuators. Programmable gain attenuators and programmable gain amplifiers commonly switch between signal levels using semi-conductor switches. Such switches may introduce non-linearities in the signal. By isolating the switches from the signal path linearity of the PGA can be improved.Type: GrantFiled: October 28, 2003Date of Patent: May 2, 2006Assignee: Broadcom CorporationInventors: Arya R. Behzad, Klaas Bult, Ramon A. Gomez, Chi-Hung Lin, Tom W. Kwan, Oscar E. Agazzi, John L. Creigh, Mehdi Hatamian, David E. Kruse, Arthur Abnous, Henry Samueli
-
Patent number: 7039010Abstract: The present invention provides for handling data flow within a network device, which includes a cycle timing module, a division module, an assignment module, and an input device. The cycle timing module is configured to determine the cycle time needed to process a set of incoming data. The division module is configured to divide a serial shifting bus into a plurality of segments, wherein the serial shifting bus is included within the network to transfer the data. The assignment module is configured to assign a plurality of assembly lines to each segment, wherein each of the assembly lines is connected to the serial shifting bus. The serial shifting bus serially shifting the data until the data reaches end of the bus segment. The end of the serial bus segment is configured to transfer the data out of the serial shifting bus to a management information base processing unit.Type: GrantFiled: March 6, 2002Date of Patent: May 2, 2006Assignee: Broadcom CorporationInventor: Shih-Hsiung Ni
-
Patent number: 7039748Abstract: A mechanism and method for redefining an application specific integrated circuit's I/O bus structure in real-time. The mechanism includes an address map block, a state machine block, and a bus arbitration block. At initialization, the address map is configured to divide the address space into regions and type of bus structure. When an I/O access is requested by a client (e.g., CPU, DMA controller, etc.), the request is mapped into a region and type of bus structure by the address map block. The region and type of bus structure is used by the state machine. The state machine determines the syntax and protocol for the region and type of bus. The state machine signals the bus arbitration block to grant I/O bus ownership when it is available. Once ownership is granted, I/O bus pins are defined and access is granted.Type: GrantFiled: June 12, 2003Date of Patent: May 2, 2006Assignee: Broadcom CorporationInventor: Rocco J Brescia, Jr.
-
Patent number: 7039381Abstract: An on-chip differential inductor includes a 1st interwound winding having a substantially octagonal shape, or rectangular octagonal shape, and a 2nd interwound winding having a substantially octagonal shape, or rectangular octagonal shape, that is interwound with the 1st interwound winding. Both the 1st and 2nd interwound windings are on the same layer of the integrated circuit. Each interwound winding includes two nodes; one of node of each winding is commonly coupled to a reference potential. The other node of each winding is operably coupled to receive a respective leg of a differential signal.Type: GrantFiled: July 23, 2002Date of Patent: May 2, 2006Assignee: Broadcom CorporationInventors: Hung Yu Yang, Jesus A. Castaneda, Lijun Zhang
-
Patent number: 7038495Abstract: Provided is a circuit to convert input CMOS level signals having a predetermined duty cycle to CML level signals having a higher duty cycle. The circuit includes two differential transistor pairs connected together. The two differential pairs are constructed and arranged to use gates of the associated transistors as inputs to receive and combine a number of phase shifted CMOS input signals. The combined CMOS input signal are converted to CML level signals which are provided as circuit outputs.Type: GrantFiled: June 16, 2004Date of Patent: May 2, 2006Assignee: Broadcom CorporationInventor: Ka Lun Choi
-
Patent number: 7038607Abstract: A modulator circuit receives a modulator input signal and produces a mapper output signal. The modulator circuit includes a filter circuit that generates an output that is a function of the modulator input signal and of the mapper output signal. A quantizer receives the filter output signal and produces a quantized representation of the filter output signal. A mapper receives the quantizer output and generates the mapper output signal.Type: GrantFiled: January 30, 2004Date of Patent: May 2, 2006Assignee: Broadcom CorporationInventor: Kevin Lee Miller
-
Patent number: 7038312Abstract: An electrically and thermally enhanced die-up tape substrate ball grid array (BGA) package and die-up plastic substrate BGA package are described. A substrate that has a first surface and a second surface is provided. The stiffener has a first surface and a second surface. The second stiffener surface is attached to the first substrate surface. An IC die has a first surface and a second surface. The first IC die surface is mounted to the first stiffener surface. A plurality of solder balls is attached to the second substrate surface. In one aspect, a heat spreader is mounted to the second IC die surface. In another aspect, the stiffener is coupled to ground to act as a ground plane. In another aspect, the substrate has a window opening that exposes a portion of the second stiffener surface. The exposed portion of the second stiffener surface is configured to be coupled to a printed circuit board (PCB). In another aspect, a metal ring is attached to the first stiffener surface.Type: GrantFiled: July 18, 2002Date of Patent: May 2, 2006Assignee: BROADCOM CorporationInventors: Reza-ur R Khan, Sam Z Zhao, Brent Bacher
-
Patent number: 7039102Abstract: An asymmetric digital subscriber line (ADSL) transceiver chip is provided that includes a single integrated circuit (IC) substrate to host the circuit and an analog front-end (AFE) configured to receive and transmit analog signals. The AFE has a dynamic range greater than about 85dB and the received analog signals have bandwidths of about 2 mega-hertz. The ADSL chip also includes a digital signal processor (DSP) configured for digital processing and including bypass capacitors configured to provide switching charge. The AFE and the DSP are formed on the single IC substrate.Type: GrantFiled: January 21, 2003Date of Patent: May 2, 2006Assignee: Broadcom CorporationInventor: Pieter Vorenkamp
-
Patent number: 7039382Abstract: A mixer for a radio transceiver includes a commutating mixer switch having a first differential input port coupled to a DC offset cancellation path. The first differential input port of the mixer switch includes a first terminal coupled to a first end of a first resistor and a second terminal coupled to a first end of a second resistor. Second ends of the first and second resistors are configured to receive a differential input signal. The DC offset cancellation path may provide a resistively coupled DC calibration signal for reducing the magnitude of DC offsets that may be present at the input of the mixer switch. The concept can be used for either image or non-image reject mixers.Type: GrantFiled: May 15, 2001Date of Patent: May 2, 2006Assignee: Broadcom CorporationInventor: Tzi-Hsiung Shu