Patents Assigned to Broadcom
  • Patent number: 7015722
    Abstract: Various circuit techniques for implementing ultra high speed circuits use current-controlled CMOS (C3MOS) logic with inductive broadbanding fabricated in conventional CMOS process technology. Optimum balance between power consumption and speed for each circuit application is achieved by combining high speed C3MOS logic with inductive broadbanding/C3MOS logic with low power conventional CMOS logic. The combined C3MOS logic with inductive broadbanding/C3MOS/CMOS logic allows greater integration of circuits such as high speed transceivers used in fiber optic communication systems.
    Type: Grant
    Filed: May 10, 2005
    Date of Patent: March 21, 2006
    Assignee: Broadcom Corporation
    Inventor: Michael M. Green
  • Patent number: 7015545
    Abstract: An RF MOS transistor having improved AC output conductance and AC output capacitance includes parallel interdigitated source and drain regions separated by channel regions and overlying gates. Grounded tap regions contacting an underlying well are placed contiguous to source regions and reduce distributed backgate resistance, lower backgate channel modulation, and lower output conductance.
    Type: Grant
    Filed: March 18, 2002
    Date of Patent: March 21, 2006
    Assignee: Broadcom Corporation
    Inventors: Thomas G. McKay, Stephen Allott
  • Patent number: 7017032
    Abstract: A method for setting indicators in a control store of a computer system for conditionally performing operations, comprises providing a control store setting instruction defining an execution condition and specifying a control store to be set according to the condition, specifying in the instruction an operand lane size over which a setting operation is to be performed, the operand lane size specified being selected from a plurality of predetermined operand lane sizes, performing the setting operation defined in the setting instruction on a per operand lane basis over a plurality of operand lanes, writing the result of the setting operation to the control store specified in the instruction to set a plurality of indicators on a lane by lane basis, wherein one or a predetermined plurality of indicators is set for each operand lane in dependence on the size of the operand lane defined in the instruction. An instruction for performing the preferred method is also disclosed.
    Type: Grant
    Filed: June 5, 2002
    Date of Patent: March 21, 2006
    Assignee: Broadcom Corporation
    Inventor: Sophie Wilson
  • Patent number: 7016296
    Abstract: Methods and systems for communicating on a wireless channel are provided which enable subscribers that share the channel to transmit using different modulation schemes. The modulation scheme used by each subscriber is assigned to the subscriber by a wireless access termination system. The modulation scheme assigned to a subscriber by the wireless access termination system is determined based on measurements of the quality of signals received from that subscriber. In one embodiment, the invention includes a transmitter and a receiver. The receiver is capable of transmitting data using one of a number of encoding and symbol constellation configurations. The receiver is also capable of receiving a first signal. Receiving the first signal causes the transmitter to transmit a second signal using a specified encoding and symbol constellation configuration.
    Type: Grant
    Filed: May 15, 2001
    Date of Patent: March 21, 2006
    Assignee: Broadcom Corporation
    Inventor: David L. Hartman, Jr.
  • Patent number: 7016613
    Abstract: Method and apparatus for recovering a clock and data from a data signal. One method of the invention includes receiving the data signal having a first data rate, receiving the clock signal having a first clock frequency, alternating between a first level and a second level, wherein the first data rate is twice the first clock frequency. A first signal is generated by passing the data signal when the clock signal is at the first level, and storing the data signal when the clock signal is at the second level. A second signal is generated by passing the data signal when the clock signal is at the second level, and storing the data signal when the clock signal is at the first level. A third signal is generated by passing the first signal when the clock signal is at the second level, and storing the first signal when the clock signal is at the first level.
    Type: Grant
    Filed: December 30, 2004
    Date of Patent: March 21, 2006
    Assignee: Broadcom Corporation
    Inventor: Jafar Savoj
  • Publication number: 20060056498
    Abstract: A first serial transceiver has a reference clock, a first transmitter, and a first receiver. The first receiver includes (i) a phase detector, and (ii) a phase rotator. The phase rotator is driven by the reference clock. A first multiplexer is coupled to the first receiver. The first multiplexer receives the phase detector output and a control signal. When the first serial transceiver is in a test configuration, the first multiplexer passes the control signal to the phase rotator, thereby varying the frequency of the phase rotator output. A second multiplexer is coupled to the first transmitter. The second multiplexer receives a reference clock signal and the phase rotator output. When the first serial transceiver is in a test configuration, the second multiplexer passes the phase rotator output to the first transmitter. The first transmitter thereby transmits a serial data stream that varies in frequency from said reference clock.
    Type: Application
    Filed: December 17, 2004
    Publication date: March 16, 2006
    Applicant: Broadcom Corporation
    Inventors: Raymond Clancy, Michael Le
  • Publication number: 20060059315
    Abstract: In accordance with the present invention, an integrated circuit system and method are provided for increasing the number of processors on a single integrated circuit to a number that is larger than would typically be possible to coordinate on a single bus. In the present invention a two-level memory coherency scheme is implemented for use by multiple processors operably connected to multiple buses in the same integrated circuit. A control device, such as node controller, is used to control traffic between the two coherency levels. In one embodiment of the invention the first level of coherency is implemented using a “snoopy” protocol and the second level of coherency is a directory-based coherency scheme. In some embodiments of the invention, the directory-based coherency scheme is implemented using a centralized memory and directory architecture. In other embodiments of the invention, the second level of coherency is implemented using distributed memory and a distributed directory.
    Type: Application
    Filed: September 15, 2004
    Publication date: March 16, 2006
    Applicant: Broadcom Corporation
    Inventor: Laurent Moll
  • Publication number: 20060055426
    Abstract: An input buffer for use in a differential operational amplifier is disclosed that regulates current through a main input differential pair while preventing output distortion and allowing high linearity. The input buffer includes a main input transistor pair that receives a voltage input, a tail current source, and a squeezable tail current source circuit including a single-ended self-biased folded feedback loop. These are configured such that current through the main input transistor pair is maintained as the voltage input varies. The folded feedback loop includes a folding transistor and a biasing current source that biases the folding transistor. The squeezable tail current source circuit also includes a replica transistor pair, a bias transistor, and a tail transistor pair. The biasing current source and folding transistor isolate the bias transistor and tail transistor pair from a drain voltage of the replica transistor pair, preventing output distortion and allowing high linearity.
    Type: Application
    Filed: November 4, 2005
    Publication date: March 16, 2006
    Applicant: Broadcom Corporation
    Inventor: Hung-Sung Li
  • Publication number: 20060055459
    Abstract: A transconductance device has substantially linear characteristics. The transconductance device includes a differential pair that receives a differential input voltage signal and produces a differential output current signal and a current source coupled to the differential pair. The current source produces a current having a constant portion and a variable portion, such that the derivative of the transconductance with respect to the differential input voltage is constant across a very large range of the differential input voltage and across a very high range of frequencies of the differential input signal. This linearization technique produces no extraneous noise at the differential output current.
    Type: Application
    Filed: April 20, 2005
    Publication date: March 16, 2006
    Applicant: Broadcom Corporation
    Inventor: Young Shin
  • Patent number: 7012957
    Abstract: An apparatus and method for implementing an equalizer which combines the benefits of a decision feedback equalizer (DFE) with a maximum-a-posterori (MAP) equalizer (or a maximum likelihood sequence estimator, MLSE) to provide an equalization device with significantly lower complexity than a full-state MAP device, but which still provides improved performance over a conventional DFE. The equalizer architecture includes two DFE-like structures, followed by a MAP equalizer. The first DFE forms tentative symbol decisions. The second DFE is used thereafter to truncate the channel response to a desired memory of L1 symbols, which is less than the total delay spread of L symbols of the channel. The MAP equalizer operates over a channel with memory of L1 symbols (where L1<=L), and therefore the overall complexity of the equalizer is significantly reduced.
    Type: Grant
    Filed: August 27, 2001
    Date of Patent: March 14, 2006
    Assignee: Broadcom Corporation
    Inventors: Stephen Allpress, Quinn Li
  • Patent number: 7012487
    Abstract: A system on chip such as a radio receiver has reduced suceptibility to voltages in the bulk silicon by using gyrator elements in the receiver with each gyrator element including a plurality of current sources interconnected to provide output transconductance voltages, and a variable load for the current sources including first and second load resistors each serially connected with one other plurality of current sources. A variable resistance interconnects nodes of the load resistors with the variable resistance comprising a pair of native MOS transistors having low threshold voltages. In a preferred embodiment the first and second load resistors comprise first and second MOS transistors with the pair of native transistors serially connected between source elements of the first and second MOS transistors.
    Type: Grant
    Filed: April 18, 2001
    Date of Patent: March 14, 2006
    Assignee: Broadcom Corporation
    Inventor: Stephen Allott
  • Patent number: 7013402
    Abstract: A circuit for applying power to mixed mode integrated circuits in a predefined sequence. The circuit includes a first circuit powered by a first voltage and a second circuit powered by a second voltage that is less than the first voltage and having the second voltage coupled to the first circuit. The circuit for applying power to mixed mode integrated circuits includes a modified I/O cell of the second circuit. The modified I/O cell has a driver transistor including a back gate terminal, a gate terminal that is driven by the second circuit, a drain terminal that is coupled to a first circuit signal, and a source terminal that is coupled to the second voltage. The circuit for applying power to mixed mode integrated circuits further includes a controller circuit coupled to the first voltage and the second voltage supplied as controller circuit inputs. The controller circuit has a plurality of controller circuit outputs.
    Type: Grant
    Filed: October 21, 2003
    Date of Patent: March 14, 2006
    Assignee: Broadcom Corporation
    Inventor: Agnes N. Woo
  • Patent number: 7013118
    Abstract: A radio receiver portion of a transceiver includes a differential amplifier that is used to provide a fast response. A pair of input MOSFETs of the differential amplifier stage are coupled to an active load. A voltage follower circuit is coupled to each output stage of the two stage differential amplifier to drive a current through a load without reducing the output voltage. The voltage follower stages each include a current mirror that replicates current level defined by an input MOSFET of the voltage follower circuit and, by its configuration, a voltage level produced by the differential amplifier to the input MOSFET of the voltage follower circuit. Accordingly, the differential amplifier stage defines the amplification of the circuit while the voltage follower circuits replicate the amplified output with the ability to drive a load.
    Type: Grant
    Filed: May 3, 2002
    Date of Patent: March 14, 2006
    Assignee: Broadcom Corporation
    Inventors: Hooman Darabi, Ken Evans
  • Patent number: 7012559
    Abstract: A hierarchical parallel pipelined circuit includes a first stage with a plurality of sampling circuits and a plurality of corresponding analog or digital circuits that receive an output from the plurality of sampling circuits. A second stage includes a second plurality of sampling circuits and a plurality of corresponding analog or digital circuits that receive an output from the plurality of sampling circuits. A multi-frequency, multi-phase clock clocks the first and second stages, the multi-frequency, multi-phase clock providing a first clock having a first frequency having either a single or plurality of phases, and a second clock having a second frequency having a plurality of phases. A first phase of a plurality of phases is phase locked to the first phase of the first clock. The clock frequency multiplied by the number of parallel devices in each stage is the throughput of the circuit and is kept constant across the stages.
    Type: Grant
    Filed: September 24, 2004
    Date of Patent: March 14, 2006
    Assignee: Broadcom Corporation
    Inventors: Hui Pan, Ichiro Fujimori
  • Patent number: 7013117
    Abstract: A method and apparatus for dynamically controlling a programmable gain amplifier (PGA) in a radio receiver to provide a plurality of gain steps thereby providing automatic gain control (AGC) in a receiver intermediate frequency (IF) stage comprises an analogy peak detector formed to including a constant current source and a plurality of MOSFETs all configured to produce an output voltage (DC) whose value reflects a peak amplitude of a received differential quadrature phase shift keyed (QPSK) signal. A first circuit portion generates currents that are proportional to the square of the magnitude of the gate to source voltage for each of a plurality of MOSFETs coupled to receive the differential QPSK signal and a second circuit portion produces a voltage that is equal to the square root of the sum of the squares of the currents produced (drawn) by the MOSFETs of the first circuit portion.
    Type: Grant
    Filed: May 3, 2002
    Date of Patent: March 14, 2006
    Assignee: Broadcom Corporation
    Inventor: Hooman Darabi
  • Patent number: 7012983
    Abstract: A high-speed serial data transceiver includes multiple receivers and transmitters for receiving and transmitting multiple analog, serial data signals at multi-gigabit-per-second data rates. Each receiver includes a timing recovery system for tracking a phase and a frequency of the serial data signal associated with the receiver. The timing recovery system includes a phase interpolator responsive to phase control signals and a set of reference signals having different predetermined phases. The phase interpolator derives a sampling signal, having an interpolated phase, to sample the serial data signal. The timing recovery system in each receiver independently phase-aligns and frequency synchronizes the sampling signal to the serial data signal associated with the receiver. A receiver can include multiple paths for sampling a received, serial data signal in accordance with multiple time-staggered sampling signals, each having an interpolated phase.
    Type: Grant
    Filed: April 30, 2001
    Date of Patent: March 14, 2006
    Assignee: Broadcom Corporation
    Inventors: Aaron W. Buchwald, Myles Wakayama, Michael Le, Jurgen Van Engelen, Xicheng Jiang, Hui Wang, Howard A. Baumer, Avanindra Madisetti
  • Patent number: 7012464
    Abstract: A circuit and method for bridging an analog signal between two integrated circuits operating at different supply voltages. The circuit is a two stage fixed gain amplifier. The first stage is a transconductance amplifier and the second stage is an operational amplifier. The first stage converts an input signal from a voltage into a current. The second stage converts the current signal to an output voltage signal.
    Type: Grant
    Filed: November 10, 2004
    Date of Patent: March 14, 2006
    Assignee: Broadcom Corporation
    Inventors: Frank W. Singor, Arya R. Behzad
  • Patent number: 7013437
    Abstract: Provided is an apparatus that includes an integrated circuit (IC) mounted on a chip carrier. The IC has one or more differential pair circuits coupled thereto and the chip carrier has a signal escaping portion and a remaining portion. The apparatus also includes differential signal lines coupled to the differential pair circuits, the differential signal lines (i) extending through the chip carrier and (ii) having first and second segments. The first segment extends through the escaping portion and the second segment extends through the remaining portion. The first and second segments have respective first and second widths.
    Type: Grant
    Filed: June 25, 2003
    Date of Patent: March 14, 2006
    Assignee: Broadcom Corporation
    Inventor: Amit P. Agrawal
  • Patent number: 7012975
    Abstract: Method and apparatus for performing calculations for forward (alpha) and reverse (beta) metrics in a map decoder. The method includes using a min star (min*) operation to receive the metrics and a priori values as well as forming min star structures from individual min star operations. Two separate outputs from the min star operation may be maintained separately throughout all calculations and combined only when a final value is required. In addition input to the min star operators that are available prior to a particular decoder iteration may be combined separately to allow an increase in speed within decoding iterations. The same principals apply to the more popular max star operation.
    Type: Grant
    Filed: September 12, 2001
    Date of Patent: March 14, 2006
    Assignee: Broadcom Corporation
    Inventors: Hau Thien Tran, Kelly B. Cameron, Ba-Zhong Shen, Christopher R. Jones
  • Patent number: 7013138
    Abstract: A communication network having at least one access point supports wireless communication among a plurality of wireless roaming devices via a first and a second wireless channel. The access point comprises a first and a second transceiver. The first and second transceivers operate on the first and second wireless channels, respectively. Each of the plurality of wireless roaming devices are capable of communicating on the first and second wireless channel. In one embodiment, the first wireless channel is used to exchange data, while the second channel is used to manage such exchanges as well as access to the first channel. In an alternate embodiment, both channels are used to support communication flow, however the first channel supports a protocol that is more deterministic than that of the second channel. Allocation of ones of the plurality of wireless roaming devices from one channel to the next may occur per direction from the access point.
    Type: Grant
    Filed: August 26, 2003
    Date of Patent: March 14, 2006
    Assignee: Broadcom Corporation
    Inventor: Ronald L. Mahany