Patents Assigned to Broadcom
-
Patent number: 7012474Abstract: The system and method generates two clock signals, one with a 2 ns delay with respect to the other, from a single PLL to enable a RGMII.Type: GrantFiled: February 13, 2004Date of Patent: March 14, 2006Assignee: Broadcom CorporationInventor: Johnson Yen
-
Publication number: 20060049438Abstract: An imaging device includes a plurality of photo-diodes arranged in a plurality of columns on a single Complementary Metal Oxide Semiconductor (CMOS) substrate. A plurality of analog-to-digital converters (ADCs) corresponding to the plurality of columns of photo-diodes are arranged on the substrate, with each ADC having an input coupled to outputs of the photo-diodes in the corresponding column. Parallel processing of the data streams produced by the multiple ADCs improves the bandwidth of the imaging device. The ADCs have one or more capacitors based on a reference capacitor that are configured so that the corresponding capacitors for different ADCs are substantially equal across the CMOS substrate. As such, image variation and streaking across the columns of photo-diodes is minimized or eliminated. The reference capacitors of the ADCs are above a minimum capacitance value, determined by a maximum variation of the reference capacitors across the substrate.Type: ApplicationFiled: August 15, 2005Publication date: March 9, 2006Applicant: Broadcom CorporationInventor: Esin Terzioglu
-
Patent number: 7009832Abstract: A capacitor including a first and second component capacitor structure disposed on a substrate. A component capacitor structure includes an upright arm, a transverse arm, and a via. The upright arm has a top end and a bottom end that extend at substantially right angles to a central axis of the upright arm. The transverse arm has a left and right end that extend at substantially right angles to a central axis of the transverse arm. The upright arm and the transverse arm intersect to form a cross-like pattern and the top, bottom, left and right ends all extend in the same rotary direction. The via is electrically coupled to an area of intersection of the upright and transverse arms.Type: GrantFiled: March 14, 2005Date of Patent: March 7, 2006Assignee: Broadcom CorporationInventors: Henry KuoShun Chen, Akira Ito
-
Patent number: 7009542Abstract: An improved dither generation circuit and method for digital audio circuits uses a high-pass filter to reduce the energy contained in the audio band of the dither signal. The resulting dither signal is applied to the circuit in its main feedback loop and is effective to prevent idle tones. Because of its spectrally shaped characteristic this dither signal introduces less noise into the audio band of interest and thereby improves the overall signal-to-noise ratio of the audio circuit. In an embodiment, the dither signal is generated using pseudo-random numbers that are then interpreted as 2's complement numbers.Type: GrantFiled: November 2, 2004Date of Patent: March 7, 2006Assignee: Broadcom CorporationInventor: Kevin Lee Miller
-
Patent number: 7010535Abstract: A network device including a memory, a queue management unit, a memory management unit, and a search switching unit. The memory includes a plurality of memory banks. The queue management unit is configured to receive a plurality of search requests and to prioritize the search requests. The memory management unit is coupled to the queue management unit and the memory, and is configured to initiate a plurality of binary searches based on the plurality of search requests. Each binary search is executed simultaneously in different banks of the plurality of memory banks. The search switching unit is coupled to the memory and the memory management unit, and is configured to switch each binary search from one memory bank of to another memory bank after a predetermined number of search steps are performed by each binary search.Type: GrantFiled: October 18, 2004Date of Patent: March 7, 2006Assignee: Broadcom CorportionInventors: Jonathan Lin, David Billings, Mike Jorda
-
Patent number: 7010708Abstract: A method and apparatus are disclosed for performing adaptive run-time power management in a system employing a CPU and an operating system. A CPU cycle tracker (CCT) module monitors critical CPU signals and generates CPU performance data based on the critical CPU signals. An adaptive CPU throttler (THR) module uses the CPU performance data, along with a CPU percent idle value fed back from the operating system, to generate a CPU throttle control signal during predefined run-time segments of the CPU run time. The CPU throttle control signal links back to the CPU and adaptively adjusts CPU throttling and, therefore, power usage of the CPU during each of the run-time segments.Type: GrantFiled: May 15, 2002Date of Patent: March 7, 2006Assignee: Broadcom CorporationInventor: Kenneth Ma
-
Patent number: 7009891Abstract: A one-time programming memory element, capable of being manufactured in a 0.13 ?m or below CMOS technology, having a capacitor, or transistor configured as a capacitor, with an oxide layer capable of passing direct gate tunneling current. Also included is a write switch, having first and second switches coupled to the capacitor, and a read switch also coupled to the capacitor. The capacitor/transistor is one-time programmable as an anti-fuse by application of a program voltage across the oxide layer via the write switch to cause direct gate tunneling current to rupture the oxide layer to form a conductive path having resistance of approximately hundreds of ohms or less.Type: GrantFiled: May 19, 2005Date of Patent: March 7, 2006Assignee: Broadcom CorporationInventors: Vincent Chen, Henry Chen, Liming Tsau, Jay Shiau, Surya Battacharya, Akira Ito
-
Patent number: 7010279Abstract: The radio frequency integrated circuit (RFIC) electrostatic discharge (ESD) circuit includes a transformer balun, an impedance matching circuit and a clamping circuit. The balun is operably coupled to transpose a single-ended radio frequency (RF) signal and differential RF signal. The balun includes a 1st winding that is coupled to the single-ended radio frequency signals and a 2nd winding that is coupled for differential RF signals. The impedance matching circuit is coupled to the 1st winding and provides, in conjunction with the impedance of the balun, impedance matching with an antenna coupled to the RFIC. The clamping circuit is operably coupled to the balun and/or to the impedance matching circuit and, in combination with the impedance matching circuit and/or in combination with the balun, provides ESD protection for the receiver section and/or transmitter section of the radio frequency integrated circuit.Type: GrantFiled: November 27, 2002Date of Patent: March 7, 2006Assignee: Broadcom CorporationInventor: Ahmadreza (Reza) Rofougaran
-
Patent number: 7009973Abstract: A network switch is disclosed having at least one data port interface for receiving data and at least one link interface configured to transmit the data between the network switch and other network switches. The switch contains a data processor, having a segmented ring with a plurality of dedicated modules designed to process the data connected through that ring. A programmable ring dispatcher dispatches at least a portion of the data along a segmented ring to at least one of the dedicated modules. The data processor also has a command processor for processing commands received from the dedicated modules. The programmable ring dispatcher determines the first dedicated module to receive the portion of the data and that first dedicated module thereafter determines the next destination for the data potion. Because the dedicated modules can be added to or taken out the switch architecture based on the network environment, the switch is scalable and adaptable.Type: GrantFiled: February 28, 2001Date of Patent: March 7, 2006Assignee: Broadcom CorporationInventors: Jun Cao, William Dai, Yongbum Kim
-
Patent number: 7010028Abstract: In a data communication system, a transmitter of an ADSL modem uses a PRBS generator to generate a plurality of ADSL signals. The transmitter computes the Peak to Average (e.g., root-mean-square) (“PAR”) ratio of each of the ADSL signals generated. The ADSL signal having the lowest PAR is determined, and the corresponding state of the PRBS generator is noted. The signal having the lowest PAR, or at least the corresponding state of the PRBS generator, is then used to generate a Q-mode signal.Type: GrantFiled: July 16, 2001Date of Patent: March 7, 2006Assignee: Broadcom CorporationInventor: Arthur J. Carlson
-
Patent number: 7010557Abstract: A decimation system comprising a plurality, L, of cascaded Finite Impulse Response (FIR) decimation filters. Each decimation filter has a transfer function of the form H(z)=(1+z?1)N, where N is an integer. Each FIR decimation filter performs decimation by a common factor I. The cascaded FIR decimation filters together achieve a decimation result substantially identical to that of an Nth-order CIC filter (that is, a CIC filter having N integrator stages) that performs decimation by a factor IL.Type: GrantFiled: March 27, 2002Date of Patent: March 7, 2006Assignee: Broadcom CorporationInventor: Minsheng Wang
-
Patent number: 7009985Abstract: A switch, switched architecture and process for transferring data through an FCAL switch is disclosed. The switch uses multiple switch control circuits each coupled to one FCAL network and all connected to a crossbar switch. The switch control circuits are coupled together by a protocol bus for coordination purposes. Local conversations can occur on each FCAL loop and crossing conversations through the switch can occur concurrently. The OPN primitive is used to establish the connection before any data is transferred thereby eliminating the need for buffer memory in the switch control circuits. The destination address of each OPN is used to address a lookup table in each switch control circuit to determine if the destination node is local. If not, the destination is looked up and a connection request made on the protocol bus. If the remote port is not busy, it sends a reply which causes both ports to establish a data path through the backplane crossbar switch.Type: GrantFiled: January 21, 2003Date of Patent: March 7, 2006Assignee: Broadcom CorporationInventors: Alistair D. Black, Kurt Chan
-
Patent number: 7009883Abstract: A method of programming a memory includes the steps of attempting to program a bit at a designated address for a predetermined time; testing the bit to see if it has been programmed; increasing the predetermined time by approximately an order of magnitude; repeating the previous steps (until the bit at the designated address is programmed; and repeating all the previous steps by advancing the designated address until all bits in the memory are programmed.Type: GrantFiled: October 30, 2003Date of Patent: March 7, 2006Assignee: Broadcom CorporationInventors: Tony M. Turner, Myron Buer
-
Patent number: 7009968Abstract: A network switch for network communications is disclosed. The switch includes a first data port interface, supporting at least one data port transmitting and receiving data at a first data rate and a second data port interface supporting a at least one data port transmitting and receiving data at a second data rate. The switch also has a CPU interface configured to communicate with a CPU and a memory management unit for communicating data from at least one of the first and second data port interfaces and a memory. It also has a communication channel for communicating data and messaging information between the first and second data port interfaces and the memory management unit and a plurality of semiconductor-implemented lookup tables including an address resolution lookup table, a layer three IP lookup table and VLAN tables.Type: GrantFiled: June 11, 2001Date of Patent: March 7, 2006Assignee: Broadcom CorporationInventors: Shekhar Ambe, Mohan Kalkunte
-
Patent number: 7009933Abstract: A system for policing traffic of packet transfer in a hub. The system includes a first circuit and a second circuit and a first data line connecting the first circuit to the second circuit, wherein data is transmitted within and between the first circuit and the second circuit across said first data line. A second data line connects the first circuit to the second circuit, wherein data is transmitted within and between the first circuit and the second circuit across the second data line. A monitor monitors the first data line to determine when an amount of data being transmitted on the first data line within the first circuit has reached a threshold. A blocking mechanism prevents data from being transmitted on the first data line from the first circuit to the second circuit when the amount of data being transmitted on the first data line has reached the threshold.Type: GrantFiled: October 17, 2001Date of Patent: March 7, 2006Assignee: Broadcom CorporationInventor: Kuo-Chung (Cliff) Gan
-
Patent number: 7009115Abstract: A method, system, and apparatus for optimizing routing layers and board space requirements for a ball grid array package is described. The ball grid array package includes a substrate material having a first side configured to receive a semiconductor chip and a second side having a plurality of conductive pads arranged in an array of rows and columns. The array of pads has at least one edge not fully populated with pads.Type: GrantFiled: August 19, 2004Date of Patent: March 7, 2006Assignee: Broadcom CorporationInventors: Kevin L. Seaman, Vernon M. Wnek
-
Patent number: 7010062Abstract: A method of compensating for carrier frequency and phase errors of a received multi-carrier modulated signal. The received multi-carrier signal including modulated carriers for transmitting known data and unmodulated carriers for error correction, comprising, time domain down converting the received multi-carrier signal to base-band to provide a down-converted signal, the down-converted signal including a plurality of modulated carriers for transmitting known data and unmodulated carriers for error correction. Sampling an unmodulated carrier of the down-converted signal to provide received data samples. Providing a reference signal derived from the unmodulated carrier of the down-converted signal. And, estimating phase errors from a phase difference between the ummodulated carrier and the reference signal derived from the unmodulated carrier of the down-converted signal to provide a plurality of received sample phase error estimates for each modulated carrier.Type: GrantFiled: April 4, 2001Date of Patent: March 7, 2006Assignee: Broadcom CorporationInventors: Robindra B. Joshi, Jeffrey S. Putnam, Thuji S. Lin, Paul T. Yang
-
Publication number: 20060047881Abstract: Methods and systems for extending the functionality of an embedded Universal Serial Bus (USB) transceiver interface to handle threshold shift of a USB 2.0 bus during high-speed chirp are presented. A method for a transceiver of a host coupled by a USB 2.0 bus to a device includes receiving a control signal, and selecting one of a first and second zero level voltage threshold according to the control signal. The first threshold is higher than the second to compensate for a shift in a zero level of the bus during high-speed chirp. In one example, the transceiver selects the first threshold when driving a reset signal, and selects the second threshold after detecting a device high-speed chirp signal. In another example, the transceiver selects the second threshold after driving a high-speed chirp sequence. In one example, the control signal includes a signal of a host controller embedded USB transceiver interface.Type: ApplicationFiled: August 31, 2004Publication date: March 2, 2006Applicant: Broadcom CorporationInventors: Tony Turner, John Lupienski
-
Patent number: 7005898Abstract: A programmable divider includes a synchronous counter configured to process an input clock signal and produce first output signals in response the input clock signal. A number of logic devices are coupled to the synchronous counter and configurable to receive the first output signals and correspondingly produce second output signals. Also included is a multiplexer that is configured to receive the second output signals and has an output coupled to an input of the synchronous counter. In the programmable divider, characteristics of the synchronous counter are selectable based upon a particular number of the logic devices configured.Type: GrantFiled: September 22, 2004Date of Patent: February 28, 2006Assignee: Broadcom CorporationInventors: Derek Tam, Takayuki Hayashi
-
Patent number: 7006535Abstract: A method and system for allocating an initial maintenance request (IMR) for an upstream channel in a communications system, wherein the communication system includes a headend and at least one remote device associated with the channel. A first propagation delay from the headend to the remote device having the greatest delay is determined. Likewise, a second propagation delay from the headend to the remote device experiencing the least delay is determined. The IMR is then defined to be shorter than the first propagation delay and at least as long as the difference between the two propagation delays. The starting point of the IMR is established by modifying the clock output of the headend. A modification value is added to the headend clock output. The modification value corresponds to a time interval that can be as long as the propagation delay from the headend to the remote having the shortest delay.Type: GrantFiled: August 22, 2001Date of Patent: February 28, 2006Assignee: Broadcom CorporationInventors: Lisa V. Denney, David R. Dworkin