Patents Assigned to Intersil
  • Patent number: 8344777
    Abstract: Systems, methods, and apparatus for improving steady state operation of a pulse width modulator during transient and soft start events are described herein. An apparatus can include a phase component configured to adaptively modify a pulse width of a first pulse width modulated (PWM) output signal based on a pulse width of a PWM input signal. Further, the apparatus can include a power stage component configured to source at least one of a voltage or a current to a load based on the first PWM output signal. In one example, the phase component can be configured to linearly extend the pulse width of the first PWM output signal based on the pulse width of the PWM input signal. In another example, the phase component can be configured to adaptively modify the pulse width of the first PWM output signal based on a predetermined maximum pulse width.
    Type: Grant
    Filed: August 17, 2010
    Date of Patent: January 1, 2013
    Assignee: Intersil Americas Inc.
    Inventors: Weihong Qiu, Chun Cheung, Emil Chen
  • Patent number: 8345488
    Abstract: A flash memory array comprises a plurality of memory cells organized in a matrix of rows and columns. Each of the memory cells includes a floating gate memory transistor having a source region and a drain region, and a coupling capacitor electrically connected to the memory transistor. A plurality of word lines are each electrically connected to the capacitor in each of the memory cells in a respective row. A first set of bit lines are each electrically connected to the drain region of the memory transistor in each of the memory cells in a respective column. A plurality of high voltage access transistors are each electrically connected to a bit line in the first set of bit lines. A second set of bit lines are each electrically connected to the source region of the memory transistor in each of the memory cells in a respective column.
    Type: Grant
    Filed: April 6, 2011
    Date of Patent: January 1, 2013
    Assignee: Intersil Americas Inc.
    Inventors: Hosam Haggag, Alexander Kalnitsky, Edgardo Laber, Prabhjot Singh, Michael D. Church
  • Patent number: 8344789
    Abstract: A body control apparatus for an analog switch for minimizing leakage current and keeping PN junctions reverse-biased. The analog switch has first and second switch device clusters coupled between input and output nodes and controlled by a control input, each having a corresponding body junction. The body control apparatus includes body control devices each controlled by one of the input and output nodes for coupling a body junction to the opposite one of the input and output nodes. Each switch device cluster may include a main switch and body devices which keep the body junction of the main switch at a voltage level between the input and output nodes when the analog switch is on. When the analog switch is off, the body control apparatus activates when voltage across the input and output nodes rises to keep the body junctions at desired voltage levels.
    Type: Grant
    Filed: July 19, 2010
    Date of Patent: January 1, 2013
    Assignee: Intersil Americas Inc.
    Inventor: Robert W. Webb
  • Patent number: 8344657
    Abstract: An LED driver with open loop dimming including a full wave rectifier circuit, a DC/DC converter, and an oscillator circuit. The rectifier is configured to receive an input voltage in the form of an AC conductive angle modulated voltage and to provide a rectified voltage. The DC/DC converter converts the rectified voltage to an output voltage and an output current, where the output current has a magnitude which varies proportionately with a square of a quadratic mean of the input voltage. The oscillator circuit controls switching of the DC/DC converter with constant frequency and constant duty cycle. The DC/DC converter may be a flyback converter and may include a transformer operated in DCM. The driver may include output voltage and/or output current limit. The output current may be limited when the input voltage is within normal operating range of an AC line voltage from which the input voltage is derived.
    Type: Grant
    Filed: April 30, 2010
    Date of Patent: January 1, 2013
    Assignee: Intersil Americas Inc.
    Inventors: Xiaodong Zhan, Fred Greenfeld, Xiangxu Yu
  • Patent number: 8338914
    Abstract: The formation of devices in semiconductor material is provided using an HF/HCL cleaning process. In one embodiment, the method includes forming at least one hard mask overlaying at least one layer of resistive material, forming at least one opening to a working surface of a silicon substrate of the semiconductor device, and cleaning the semiconductor device with a diluted HF/HCL process. The HF/HCL process includes applying a dilute of HF for a select amount of time and applying a dilute of HCL for a specific amount of time. After cleaning with the diluted HF/HCL process, a silicide contact junction is formed in the at least one opening to the working surface of the silicon substrate, and interconnect metal layers are formed.
    Type: Grant
    Filed: January 19, 2010
    Date of Patent: December 25, 2012
    Assignee: Intersil Americas Inc.
    Inventors: John T. Gasner, John Stanton, Dustin A. Woodbury, James D. Beasom
  • Patent number: 8339198
    Abstract: Provided herein are methods and circuits that reduce a differential capacitance at differential nodes of a differential circuit while boosting the common mode capacitance at the differential nodes, where the differential circuit includes a pair of inputs and differential outputs. A negative capacitance is generated between differential nodes of the differential circuit, which can be accomplished by connecting a negative capacitance circuit between the differential nodes of the differential circuit. In an embodiment, the negative capacitance circuit is connected in parallel with the differential outputs of the differential circuit. In another embodiment, the negative capacitance circuit is connected in parallel with the inputs of the differential circuit. In still another embodiment, the negative capacitance circuit is connected in parallel with the differential internal nodes (i.e., nodes other than the input and output nodes) of the differential circuit.
    Type: Grant
    Filed: June 27, 2012
    Date of Patent: December 25, 2012
    Assignee: Intersil Americas Inc.
    Inventors: Peter J. Mole, Philip V. Golden
  • Patent number: 8339116
    Abstract: A buck voltage converter comprises an upper switching transistor connected between an input voltage node and a phase node. The upper switching transistor turns on and off responsive to a first drive signal. A lower switching transistor is connected between the phase node and ground. The lower switching transistor turns on and off responsive to a second drive signal. An inductor is connected the phase node and an output voltage node. Control circuitry generates the first drive signal and the second drive signal responsive to a feedback voltage monitored at the output voltage node and a phase at the phase node.
    Type: Grant
    Filed: August 13, 2010
    Date of Patent: December 25, 2012
    Assignee: Intersil Americas Inc.
    Inventors: Congzhong Huang, Haito Hu, Sicheng Chen
  • Patent number: 8341689
    Abstract: Systems and methods to provide automatic compensation for frequency attenuation of a video signal transmitted over a cable are provided. Frequency compensation is applied to a received video signal that was transmitted over the cable to thereby produce a compensated video signal. A shape of a horizontal sync portion of the compensated video signal is analyzed. The frequency compensation is automatically adjusted based on the shape of the horizontal sync portion of the compensated video signal. This abstract is not intended to be a complete description of the various embodiments of the present invention.
    Type: Grant
    Filed: October 21, 2005
    Date of Patent: December 25, 2012
    Assignee: Intersil Americas Inc.
    Inventors: Warren Craddock, Elias Andrikopoulos
  • Patent number: 8339173
    Abstract: An apparatus for providing programmable hysteresis control using an enable pin of a device is disclosed. An enable pin is configured to receive an input signal to enable and disable an associated device responsive to the input signal. A current sink is attached to the enable pin and is responsive to circuitry that disables the current sink responsive to application of the input signal at a first voltage level and enables the current sink responsive to application of the input signal at a second voltage level.
    Type: Grant
    Filed: March 9, 2011
    Date of Patent: December 25, 2012
    Assignee: Intersil Americas Inc.
    Inventors: Gustavo James Mehas, Chun Cheung, Brandon D. Day
  • Patent number: 8339055
    Abstract: An inrush current limiter for use with an LED driver including a current limiting device, a bypass switch device, and a switch drive. The current limiting device is placed in the input current path of the LED driver to limit input current to a predetermined maximum level in response to an AC conductive angle modulated voltage. The bypass switch device is coupled in parallel with the current limit device. The switch drive turns on the bypass switch device to at least partially bypass the current limiting device as a voltage level of an input of a switching converter rises. The input current remains sufficiently high without exceeding the maximum level. The switch drive is implemented with a delay network driven either by a separate transformer winding or by a snubber network. The delay network may have a delay based on the delay caused by the current limiting device.
    Type: Grant
    Filed: June 24, 2010
    Date of Patent: December 25, 2012
    Assignee: Intersil Americas Inc.
    Inventors: Xiaodong Zhan, Fred F. Greenfeld, Xiangxu Yu
  • Publication number: 20120319604
    Abstract: A converter system including a cascade boost converter and inverting buck converter and controller for converting a rectified AC voltage to a DC output current. The system uses inductors and is configured to use a common reference voltage. The controller is configured to control switching of the converters in an independent manner to decouple operation from each other. For example, control pulses for the boost converter may be wider than pulses for the buck converter. The controller may control the boost converter based on constant on-time control and may control the inverting buck converter based on peak current control. The rectified AC voltage may be an AC conductive angle modulated voltage, where the controller may inhibit switching of the inverted buck converter at a dimming frequency having a duty cycle based on a phase angle of the AC conductive angle modulated voltage.
    Type: Application
    Filed: November 8, 2011
    Publication date: December 20, 2012
    Applicant: INTERSIL AMERICAS INC.
    Inventor: Michael M. Walters
  • Patent number: 8335091
    Abstract: Disclosed are full-bridge power converters providing DC output power at increased conversion efficiencies, and methods of operating full-bridge power converters providing DC output power at increased conversion efficiencies. In disclosed embodiments, the switches of the full-bridge are operated to reduce conduction losses and to provide for zero-voltage switching.
    Type: Grant
    Filed: September 22, 2011
    Date of Patent: December 18, 2012
    Assignee: Intersil Corporation
    Inventor: Fred Greenfeld
  • Patent number: 8334683
    Abstract: A DC-DC voltage converter has a pair of switching transistors to provide an output voltage and are alternately switched in a boost mode of operation responsive to control signals. An inductor is connected to the pair of switching transistor and has an inductor current flowing there through. A current sensor monitors an input current and generates a current sense signal responsive thereto. Control circuitry generates the control signals to the second pair of switching transistors responsive to the current sense signal, the output voltage and a current limit signal, wherein when the current limit signal indicates the inductor current exceeds a current limit the control signals configure the pair of switching transistors to decrease the inductor current.
    Type: Grant
    Filed: March 21, 2011
    Date of Patent: December 18, 2012
    Assignee: Intersil Americas Inc.
    Inventors: Congzhong Huang, Sicheng Chen, Xuelin Wu
  • Publication number: 20120312962
    Abstract: A system according to an embodiment of the present invention includes one or more first optical sensors and one or more second optical sensors. The first optical sensor(s) each include a photodetector region and a plurality of first slats over the photodetector region. The second optical sensor(s) each include a photodetector region and a plurality of second slats over the photodetector region, wherein the second slats have a different configuration than the first slats. For example, the second slats can be orthogonal relative to the first slats. For another example, the first slats can slant in a first direction, and the second slats can slant in a second direction generally opposite the first direction. Currents produced by the first optical sensor(s) and the second optical sensor(s), which are indicative of light incident on the optical sensors, are useful for distinguishing between movement in at least two different directions.
    Type: Application
    Filed: August 13, 2012
    Publication date: December 13, 2012
    Applicant: INTERSIL AMERICAS LLC
    Inventor: Francois Hebert
  • Publication number: 20120314130
    Abstract: Provided herein are methods and systems that provide automatic compensation for frequency attenuation of a video signal transmitted over a cable. In accordance with an embodiment, a system includes an equalizer and a compensation controller. The equalizer receives a video signal that was transmitted over a cable, provides compensation for frequency attenuation that occurred during the transmission over the cable, and outputs a compensated video signal. The compensation controller automatically adjusts the compensation provided by the equalizer based on comparisons of one or more portions of the compensated video signal to one or more reference voltage levels. One or more values indicative of one or more levels of compensation provided by the equalizer are stored in memory and/or registers for each time, of a plurality of times. A monitor monitors for changes in the cable and/or the video signal transmitted over the cable based on the stored values.
    Type: Application
    Filed: September 9, 2011
    Publication date: December 13, 2012
    Applicant: Intersil Americas Inc.
    Inventors: David W. Ritter, Kathryn M. Tucker
  • Publication number: 20120313201
    Abstract: Optical sensor devices, and methods of manufacturing the same, are described herein. In an embodiment, a monolithic optical sensor device includes a semiconductor substrate having a trench, with a photodetector region under said trench. An optical filter is formed in the trench and over at least a portion of the photodetector region. One or more metal structures extend above a top surface of said optical filter. The trench, photodetector region and optical filter are formed as part of a front-end-of-line (FEOL) semiconductor fabrication process. The one or more metal structures are formed as part of a back-end-of-line (BEOL) semiconductor fabrication process.
    Type: Application
    Filed: May 8, 2012
    Publication date: December 13, 2012
    Applicant: INTERSIL AMERICAS LLC
    Inventors: Francois Hebert, Jonathan Herman, I-Shan Sun
  • Patent number: 8330439
    Abstract: A multi-phase voltage regulator comprises a plurality of DC/DC voltage regulators. Each of the DC/DC voltage regulators is associated with a particular phase of the multi-phase regulator. Each of the regulators comprises a first switching transistor connected between an input voltage node and a phase node responsive to switching control signals. A second switching transistor is connected between the phase node and a ground node and is responsive to the switching control signals. An inductor is connected between the phase node and an output voltage node. Control logic generates the switching control signals responsive to a pulse control signal. PFM/PWM transition logic generates the pulse control signal. The pulse control signal transitions between a PWM signal and a PFM signal responsive to an error voltage, a feedback voltage from the output voltage node and an inductor current through the inductor. An error amplifier generates the error voltage responsive to the feedback voltage and a reference voltage.
    Type: Grant
    Filed: October 21, 2009
    Date of Patent: December 11, 2012
    Assignee: Intersil Americas Inc.
    Inventor: Xuelin Wu
  • Patent number: 8330445
    Abstract: Provided herein are circuits and methods to generate a voltage proportional to absolute temperature (VPTAT) and/or a bandgap voltage output (VGO) with low 1/f noise. A first base-emitter voltage branch is used to produce a first base-emitter voltage (VBE1). A second base-emitter voltage branch is used to produce a second base-emitter voltage (VBE2). The circuit also includes a first current preconditioning branch and/or a second current preconditioning branch. The VPTAT is produced based on VBE1 and VBE2. A CTAT branch can be used to generate a voltage complimentary to absolute temperature (VCTAT), which can be added to VPTAT to produce VGO. Which transistors are in the first base-emitter voltage branch, the second base-emitter voltage branch, the first current preconditioning branch, the second current pre-conditioning branch, and the CTAT branch changes over time.
    Type: Grant
    Filed: August 23, 2010
    Date of Patent: December 11, 2012
    Assignee: Intersil Americas Inc.
    Inventor: Steven G. Herbst
  • Patent number: 8332518
    Abstract: A method provides a bidirectional communication protocol for data communication between a first device and a second device. The method includes: during a first time interval, transmitting data from the first device to the second device; and during a second time interval, (a) after the occurrence of a first event, (i) suspending data transmission from the first device to the second device; and (ii) transmitting control data from the second device to the first device; and (b) after the occurrence of a second event, transmitting control data from the first device to the second device.
    Type: Grant
    Filed: August 13, 2007
    Date of Patent: December 11, 2012
    Assignee: Intersil Americas Inc.
    Inventors: Peter D. Bradshaw, Wei Wang, Paul D. Ta, Bill R-S Tang, Alvin Wang
  • Patent number: 8330435
    Abstract: An apparatus includes a buck boost converter for generating a regulated output voltage responsive to an input voltage. The buck boost converter includes an inductor, a first pair of switching transistors responsive to a first PWM signal and a second pair of switching transistors responsive to a second PWM signal. An error amplifier generates an error voltage responsive to the regulated output voltage and a reference voltage. A control circuit generates the first PWM signal and the second PWM signal responsive to the error voltage and a sensed current voltage responsive to a sensed current through the inductor. The control circuit controls switching of the first pair of switching transistors and the second pair of switching transistors using the first PWM signal and the second PWM signal responsive to the sensed current through the inductor and a plurality of offset error voltages based on the error voltage.
    Type: Grant
    Filed: October 13, 2010
    Date of Patent: December 11, 2012
    Assignee: Intersil Americas Inc.
    Inventors: Weihong Qiu, Zaki Moussaoui, Jun Liu