Patents Assigned to RENESAS
  • Publication number: 20100177127
    Abstract: An LED driving circuit driving an LED array includes: n constant-current driving elements having a vertical structure, each of which is connected to each of LED strings in series and drives the LED string with a constant current; n constant-current control circuits controlling on voltages of the constant-current driving elements so that currents flowing to the LED strings become constant currents; a lowest-voltage detecting circuit to which terminal voltages of the constant-current driving elements on an LED string side are inputted, the lowest-voltage detecting circuit selecting a lowest voltage from among the terminal voltages and outputting a command signal based on difference between the lowest voltage and a predetermined set voltage; and a power-supply control circuit controlling a voltage applied to the LED array to a voltage lower than an initial set voltage based on the command signal.
    Type: Application
    Filed: January 7, 2010
    Publication date: July 15, 2010
    Applicant: RENESAS TECHNOLOGY CORP.,
    Inventors: Noboru AKIYAMA, Takayuki HASHIMOTO, Takashi HIRAO, Nobuyoshi MATSUURA
  • Publication number: 20100178879
    Abstract: A technique is provided for achieving reduction in size of an electronic device with a power amplifier circuit, while enhancing the performance of the electronic device. An RF power module for a mobile communication device includes first and second semiconductor chips, a passive component, and first and second integrated passive components, which are mounted over a wiring board. In the first semiconductor chip, MISFET elements constituting power amplifier circuits for the GSM 900 and for the DCS 1800 are formed, and a control circuit is also formed. In the first integrated passive component, a low pass filter circuit for the GSM 900 is formed, and in the second integrated passive component, a low pass filter circuit for the DCS 1800 is formed. In the second semiconductor chip, antenna switch circuits for the GSM 900 and DCS 1800 are formed. Over the upper surface of the wiring board, the second semiconductor chip is disposed next to the first semiconductor chip between the integrated passive components.
    Type: Application
    Filed: March 24, 2010
    Publication date: July 15, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Yusuke Sato, Nobuyoshi Maejima, Tomoaki Kudaishi, Shinji Moriyama, Naoki Kuroda, Ryota Sato, Masashi Okano
  • Publication number: 20100171087
    Abstract: In a semiconductor device including a phase change memory element whose memory layer is formed of a phase change material of M (additive element)-Ge (germanium)-Sb (antimony)-Te (tellurium), both of high heat resistance and stable data retention property are achieved. The memory layer has a fine structure with a different composition ratio therein, and an average composition of M?GeXSbYTeZ forming the memory layer satisfies the relations of 0???0.4, 0.04?X?0.4, 0?Y?0.3, 0.3?Z?0.6, and 0.03?(?+Y).
    Type: Application
    Filed: May 21, 2007
    Publication date: July 8, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Kenzo Kurotsuchi, Motoyasu Terao, Takahiro Morikawa, Norikatsu Takaura
  • Publication number: 20100173461
    Abstract: In a method of fabricating a semiconductor device having a MISFET of trench gate structure, a trench is formed from a major surface of a semiconductor layer of first conductivity type which serves as a drain region, in a depth direction of the semiconductor layer, a gate insulating film including a thermal oxide film and a deposited film is formed over the internal surface of the trench, and after a gate electrode has been formed in the trench, impurities are introduced into the semiconductor substrate of first conductivity type to form a semiconductor region of second conductivity type which serves as a channel forming region, and impurities are introduced into the semiconductor region of second conductivity type to form the semiconductor region of first conductivity type which serves as a source region.
    Type: Application
    Filed: March 15, 2010
    Publication date: July 8, 2010
    Applicants: RENESAS TECHNOLOGY CORP., HITACHI ULSI SYSTEMS CO., LTD.
    Inventors: Sumito Numazawa, Yoshito Nakazawa, Masayoshi Kobayashi, Satoshi Kudo, Yasuo Imai, Sakae Kubo, Takashi Shigematsu, Akihiro Ohnishi, Kozo Uesawa, Kentaro Oishi
  • Publication number: 20100165776
    Abstract: A semiconductor device capable of reducing power consumption is provided. When a power to an internal circuit is interrupted, e.g., in a standby mode, a switch is turned off, and a pseudo-ground line is charged with a leak current of the internal circuit to raise a potential thereof. After the switch is turned off, a switch connected to a charge supply unit is turned on while the potential is rising, so that the charge supply unit is electrically coupled to the pseudo-ground line. Thereby, charges accumulated in the charge supply unit are discharged to the pseudo-ground line. The switch is turned off to decouple electrically the charge supply unit from the pseudo-ground line. Thereby, when the power supply is interrupted, a part of the charges for raising the potential of the pseudo-ground line is supplemented with the charges of the charge supply unit.
    Type: Application
    Filed: February 22, 2007
    Publication date: July 1, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventor: Akira Tada
  • Publication number: 20100165706
    Abstract: A static memory cell, composed of cross-coupled MOS transistors having a relatively high threshold voltage, is equipped with MOS transistors for controlling the power supply line voltage of the memory cell. To permit the voltage difference between two data storage nodes in the inactivated memory cell to exceed the voltage difference between the two nodes when write data is applied from a data line pair DL and /DL to the two nodes in the activated memory cell, the power supply line voltage control transistors are turned on to apply a high voltage VCH to the power supply lines after the word line voltage is turned off. The data holding voltage in the memory cell can be activated to a high voltage independent of the data line voltage, and the data holding voltage can be dynamically set so that read and write operations can be performed at high speed with low power consumption.
    Type: Application
    Filed: March 11, 2010
    Publication date: July 1, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Kiyoo Itoh, Koichiro Ishibashi
  • Publication number: 20100156876
    Abstract: In conventional liquid crystal display controllers such as for portable telephone sets, the display is reduced in the stand-by state but the liquid crystal display duty is not changed, i.e., even the common electrodes of the rows that are not producing display are scanned, and the consumption of electric power is not decreased to a sufficient degree in the stand-by state. A liquid crystal display controller (2) includes a drive duty selection register (34) capable of being rewritten by a microprocessor (1), and a drive bias selection register (32). When the display is changed from the whole display on a liquid crystal display panel (3) to a partial display on part of the rows only, the preset values of the drive duty selection register and of the drive bias selection register are changed, so that the display is selectively produced on a portion of the liquid crystal display panel at a low voltage with a low-duty drive.
    Type: Application
    Filed: February 22, 2010
    Publication date: June 24, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Yoshikazu Yokota, Kunihiko Tani, Gorou Sakamaki, Katsuhiko Yamamoto, Takashi Yoneoka, Kazuhisa Higuchi, Kimihiko Sugiyama
  • Publication number: 20100159690
    Abstract: According to one embodiment of the present invention, a method of manufacturing a semiconductor device includes below steps. A step of preparing a phase shift mask and a normal photomask. A step of stacking a first wiring layer on a semiconductor substrate, and further stacking, on the first wiring layer, a second wiring layer. The a second wiring layer includes a second wiring and a third wiring. A step of stacking an interlayer insulating film on the second wiring layer. A step of forming, in the interlayer insulating film, a first opening in which the second wiring is exposed, and a second opening in which the third wiring is exposed by photolithography using the normal photomask. A step of burying a metal in the first opening and the second opening. A step of providing a pad to be overlaid on the first and second openings.
    Type: Application
    Filed: March 9, 2010
    Publication date: June 24, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Tatsuo Kasaoka, Kiyohiko Sakakibara, Noboru Mori, Kazunobu Miki
  • Publication number: 20100155940
    Abstract: In a semiconductor device in which a plurality of semiconductor chips are stacked, performance is enhanced without deteriorating productivity. The semiconductor device has a plurality of elements, an interlayer insulating film, a pad, and a bump electrode electrically connected with the pad sequentially formed on a main surface of a silicon substrate and has a back-surface electrode formed on a back surface of the silicon substrate and electrically connected with the bump electrode. The bump electrode has a protruding portion penetrating through the pad and protruding toward the silicon substrate side. The back-surface electrode is formed so as to reach the protruding portion of the bump electrode from the back surface side of the silicon substrate toward the main surface side and to cover the inside of a back-surface-electrode hole portion which does not reach the pad, so that the back-surface electrode is electrically connected with the bump electrode.
    Type: Application
    Filed: December 17, 2009
    Publication date: June 24, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Michihiro KAWASHITA, Yasuhiro YOSHIMURA, Naotaka Tanaka, Takahiro NAITO, Takashi AKAZAWA
  • Publication number: 20100148350
    Abstract: In a POP type semiconductor device comprising a second semiconductor package as an upper package stacked on a first semiconductor package as a lower package, a plurality of main surface-side lands formed on a first wiring substrate of the first semiconductor package are disposed distributively on both sides of a chip mounting region as a boundary positioned at a central part of a main surface of the first wiring substrate, thus permitting the adoption of a through molding method. Consequently, a first sealing body formed on the main surface of the first wiring substrate in the first semiconductor package as a lower package extends from one second side of the first wiring substrate toward a central part of the other second side of the same substrate.
    Type: Application
    Filed: October 27, 2009
    Publication date: June 17, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Minoru SHINOHARA, Tomibumi INOUE, Seiichiro TSUKUI
  • Publication number: 20100140711
    Abstract: Generation of dislocation and increase of diffusion resistance at edge portions of source/drain regions in a CMIS are prevented. When source/drain regions in a CMIS are formed, argon is implanted to a P-well layer as a dislocation-suppressing element and nitrogen is implanted to an N-well layer as a dislocation-suppressing element before an ion implantation of impurities to a silicon substrate. In this manner, by separately implanting dislocation-suppressing elements suitable for each of the P-well layer and the N-well layer as well as suppressing the generation of dislocation, increase of diffusion resistance can be suppressed, yield can be improved, and the reliability of devices can be increased.
    Type: Application
    Filed: December 1, 2009
    Publication date: June 10, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Norio ISHITSUKA, Hiroyuki OHTA, Yasuhiro KIMURA, Natsuo YAMAGUCHI, Takashi TAKEUCHI, Shoji YOSHIDA
  • Publication number: 20100140718
    Abstract: A semiconductor device having a plurality of chips is reduced in size. In HSOP (semiconductor device) for driving a three-phase motor, a first semiconductor chip including a pMISFET and a second semiconductor chip including an nMISFET are mounted over each of a first tab, second tab, and third tab. The drains of the pMISFET and nMISFET over each tab are electrically connected with each other. Thus, two of six MISFETs can be placed over each of three tabs divided in correspondence with the number of phases of the motor, and they can be packaged in one in a compact manner. As a result, the size of the HSOP for driving a three-phase motor, having a plurality of chips can be reduced.
    Type: Application
    Filed: February 16, 2010
    Publication date: June 10, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Yukihiro Sato, Norio Kido, Tatsuhiro Seki, Katsuo Ishizaka, Ichio Shimizu
  • Publication number: 20100142279
    Abstract: In this AG-AND type flash memory, a layered bit line configuration where a memory array is divided into a plurality of sub blocks, new main bit lines are allocated so as to correspond to each sub block, and a main bit line is selectively connected to a global bit line in an upper layer via a switch is adopted, so that charge sharing write-in is carried out between two main bit lines. Accordingly, write-in of data into the flash memory can be carried out with low power consumption, and the threshold voltage can be controlled with precision.
    Type: Application
    Filed: February 12, 2010
    Publication date: June 10, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Takashi Kono, Yuichi Kunori, Hironori Iga
  • Publication number: 20100134163
    Abstract: A phase locked loop (PLL) which has a desired frequency characteristic even though a manufacturing process of a semiconductor integrated circuit has fluctuations. The semiconductor integrated circuit includes the PLL and a control unit. The PLL has a phase frequency detector, a loop filter, a voltage controlled oscillator (VCO) and a divider. The VCO comprises a voltage-current converter (VIC) and a ring oscillator. In response to a control voltage, the VIC generates a control current for setting each operating current of the ring oscillator. The control unit switches the PLL to a calibration operating period of its open loop and a normal operating period of its closed loop.
    Type: Application
    Filed: November 20, 2009
    Publication date: June 3, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventor: Takashi KAWAMOTO
  • Publication number: 20100136487
    Abstract: A method of forming a pattern including a first pattern portion having a first minimum dimension and a second pattern portion having a second minimum dimension includes a first exposure step of performing exposure using a Levenson-type mask and a second exposure step of performing exposure using a half tone-type mask. When second minimum dimension is 1.3 time or more than the first minimum dimension, the exposure amount of the second exposure step is set to be equal to or smaller than the exposure amount of the first exposure step.
    Type: Application
    Filed: February 3, 2010
    Publication date: June 3, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Mitsuru OKUNO, Akemi Moniwa
  • Publication number: 20100127306
    Abstract: Provided is a technology capable of improving a production yield of a semiconductor device having, for example, IGBG as a semiconductor element. After formation of an interconnect on the surface side of a semiconductor substrate, a supporting substrate covering the interconnect is bonded onto the interconnect. Then, a BG tape is overlapped and bonded onto the supporting substrate and the semiconductor substrate is ground from the backside. The BG tape is then peeled off and an impurity is introduced into the backside of the semiconductor substrate by ion implantation. Then, the supporting substrate is peeled off, followed by heat treatment of the semiconductor substrate.
    Type: Application
    Filed: December 22, 2009
    Publication date: May 27, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Hidekazu Okuda, Haruo Amada, Taizo Hashimoto
  • Publication number: 20100127683
    Abstract: The electrical characteristics of a semiconductor device are enhanced. In the package of the semiconductor device, there are encapsulated first and second semiconductor chips with a power MOS-FET formed therein and a third semiconductor chip with a control circuit for controlling their operation formed therein. The bonding pads for source electrode of the first semiconductor chip on the high side are electrically connected to a die pad through a metal plate. The bonding pad for source electrode of the second semiconductor chip on the low side is electrically connected to lead wiring through a metal plate. The metal plate includes a first portion in contact with the bonding pad of the second semiconductor chip, a second portion extended from a short side of the first portion to the lead wiring, and a third portion extended from a long side of the first portion to the lead wiring.
    Type: Application
    Filed: January 28, 2010
    Publication date: May 27, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Tomoaki Uno, Nobuyoshi Matsuura, Yukihiro Sato, Keiichi Okawa, Tetsuya Kawashima, Kisho Ashida
  • Publication number: 20100131093
    Abstract: A fabricating method for a system that includes a plurality of processing apparatuses connected to each other by an inter-apparatus transporter and a computer storing managing information of processing and transporting of semiconductor wafers. The processing apparatuses have an interface for loading and unloading a plurality of the semiconductor wafers that are contained in a carrier. The semiconductor waters are processed in processing chambers of the processing apparatuses and the result of processing is monitored. In the processing, a first carrier containing the plurality of the semiconductor wafers having been processed in the first processing apparatus is transported toward the second processing apparatus by the inter-apparatus transporter prior to unloading of a second carrier containing semiconductor wafers processed in the second processing apparatus, according to the managing information.
    Type: Application
    Filed: September 9, 2009
    Publication date: May 27, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Natsuki YOKOYAMA, Yoshifumi KAWAMOTO, Eiichi MURAKAMI, Fumihiko UCHIDA, Kenichi MIZUISHI, Yoshio KAWAMURA
  • Publication number: 20100117081
    Abstract: A semiconductor integrated circuit device for driving an LCD, COG chip packaging is performed. To achieve this, an elongate and relatively thick gold bump electrode is formed over an aluminum-based pad having a relatively small area. In a wafer probe test performed after formation of the gold bump electrode, a cantilever type probe needle having gold as a main component and having an almost perpendicularly bent tip portion is used. The diameter of this probe needle in the vicinity of its tip is usually almost the same as the width of the gold bump electrode. This makes it difficult to perform the wafer probe test stably. To counteract this, a plurality of bump electrode rows for outputting a display device drive signal are formed such that the width of inner bump electrodes is made greater than the width of outer bump electrodes.
    Type: Application
    Filed: October 8, 2009
    Publication date: May 13, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Atsushi OBUCHI, Kazuhisa HIGUCHI, Kazuo OKADO, Kazuto MITSUI, Shusaku MIYATA
  • Publication number: 20100117225
    Abstract: In a non-insulated DC-DC converter having a circuit in which a power MOS•FET high-side switch and a power MOS•FET low-side switch are connected in series, the power MOS•FET low-side switch and a Schottky barrier diode to be connected in parallel with the power MOS•FET low-side switch are formed within one semiconductor chip. The formation region SDR of the Schottky barrier diode is disposed in the center in the shorter direction of the semiconductor chip, and on both sides thereof, the formation regions of the power MOS•FET low-side switch are disposed. From the gate finger in the vicinity of both long sides on the main surface of the semiconductor chip toward the formation region SDR of the Schottky barrier diode, a plurality of gate fingers are disposed so as to interpose the formation region SDR between them.
    Type: Application
    Filed: January 13, 2010
    Publication date: May 13, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Masaki Shiraishi, Tomoaki Uno, Nobuyoshi Matsuura