Patents Assigned to RENESAS
-
Publication number: 20100059875Abstract: The reliability of a semiconductor device is improved. A package of a semiconductor device internally includes a first semiconductor chip and a second semiconductor chip in which power MOS•FETs are formed and a third semiconductor chip in which a control circuit controlling the first and second semiconductor chips is formed. The first to third semiconductor chips are mounted on die pads respectively. Source electrode bonding pads of the first semiconductor chip on a high side are electrically connected with a first die pad of the die pads via a metal plate. On a top surface of the die pad 7D2, a plated layer formed in a region where the second semiconductor chip is mounted, and another plated layer formed in a region where the metal plate is joined are provided and the plated layers are separated each other with a region where no plated layer is formed in between.Type: ApplicationFiled: June 8, 2009Publication date: March 11, 2010Applicant: RENESAS TECHNOLOGY CORP.Inventors: Yukihiro Sato, Tomoaki Uno
-
Publication number: 20100055879Abstract: A wafer is mounted on the top surface of the stage having an electrostatic chuck function, and the wafer at 50° C. or more is cooled to a temperature lower than 50° C. In this step, the voltage to be applied to the internal electrode provided in the stage is raised stepwise to gradually increase the contact area between the back surface of the wafer and the top surface of the stage. Finally, a chuck voltage is applied to the internal electrode, so that the entire back surface of the wafer is uniformly attracted to the top surface of the stage. This reduces damage occurring in the top surface of the stage due to rubbing between the back surface of the wafer and the top surface of the stage.Type: ApplicationFiled: June 8, 2009Publication date: March 4, 2010Applicant: RENESAS TECHNOLOGY CORP.Inventors: Yuichi HARANO, Hidenori SUZUKI
-
Publication number: 20100052813Abstract: A technique for realizing module size reduction while enhancing the anti-ESD characteristic of a low frequency band circuit without the need to add such an element as an ESD filter. In a diplexer included in a high-frequency power amplifier module, a composite grounding inductor with respect to an antenna terminal is formed of three inductors including a series inductor contained in a lowpass filter. Since an ESD signal contains main components thereof belonging to a frequency band of the order of a few hundreds of MHz or lower, the ESD signal is allowed to pass through a lowpass filter almost intactly. Under this condition, a function for ESD filtering from the antenna terminal to an antenna switch circuit is provided by using the composite grounding inductor mentioned above and an electrostatic capacitor element, thereby suppressing passage of the ESD signal to the antenna switch circuit.Type: ApplicationFiled: May 29, 2009Publication date: March 4, 2010Applicant: RENESAS TECHNOLOGY CORP.Inventor: Hiroshi OKABE
-
Publication number: 20100044772Abstract: A semiconductor substrate having a main surface, first and second floating gates formed spaced apart from each other on the main surface of the semiconductor substrate, first and second control gates respectively located on the first and second floating gates, a first insulation film formed on the first control gate, a second insulation film formed on the second control gate to contact the first insulation film, and a gap portion formed at least between the first floating gate and the second floating gate by achieving contact between the first insulation film and the second insulation film are included. With this, a function of a nonvolatile semiconductor device can be ensured and a variation in a threshold voltage of a floating gate can be suppressed.Type: ApplicationFiled: November 5, 2009Publication date: February 25, 2010Applicant: RENESAS TECHNOLOGY CORP.Inventors: Yasuaki YONEMOCHI, Hisakazu OTOI, Akio NISHIDA, Shigeru SHIRATAKE
-
Publication number: 20100044793Abstract: In a high frequency amplifying MOSFET having a drain offset region, the size is reduced and the on-resistance is decreased by providing conductor plugs 13 (P1) for leading out electrodes on a source region 10, a drain region 9 and leach-through layers 3 (4), to which a first layer wirings 11a, 11d(M1) are connected and, further, backing second layer wirings 12a to 12d are connected on the conductor plugs 13 (P1) to the first layer wirings 11s, 11d (M1).Type: ApplicationFiled: October 30, 2009Publication date: February 25, 2010Applicant: RENESAS TECHNOLOGY CORP.Inventors: Yutaka Hoshino, Shuji Ikeda, Isao Yoshida, Shiro Kamohara, Megumi Kawakami, Tomoyuki Miyake, Masatoshi Morikawa
-
Publication number: 20100044854Abstract: A semiconductor device is disclosed which includes a tab (5) for use in supporting a semiconductor chip (8), a seal section (12) as formed by sealing the semiconductor chip (8) with a resin material, more than one tab suspension lead (4) for support of the tab (5), a plurality of electrical leads (2) which have a to-be-connected portion as exposed to outer periphery on the back surface of the seal section (12) and a thickness reduced portion as formed to be thinner than said to-be-connected portion and which are provided with an inner groove (2e) and outer groove (2f) in a wire bonding surface (2d) as disposed within the seal section (12) of said to-be-connected portion, and wires (10) for electrical connection between the leads (2) and pads (7) of the semiconductor chip (8), wherein said thickness reduced portion of the leads (2) is covered by or coated with a sealing resin material while causing the wires (10) to be contacted with said to-be-connected portion at specified part lying midway between the outerType: ApplicationFiled: November 2, 2009Publication date: February 25, 2010Applicants: RENESAS TECHNOLOGY CORP., HITACHI YONEZAWA ELECTRONICS CO., LTD.Inventor: Yoshihiko Shimanuki
-
Publication number: 20100025739Abstract: A normally-off type junction FET in which a channel resistance is reduced without lowering its blocking voltage is provided. In a junction FET formed with using a substrate made of silicon carbide, an impurity concentration of a channel region (second epitaxial layer) is made higher than an impurity concentration of a first epitaxial layer to be a drift layer. The channel region is formed of a first region in which a channel width is constant and a second region below the first region in which the channel width becomes wider toward the drain (substrate) side. A boundary between the first epitaxial layer and the second epitaxial layer is positioned in the second region in which the channel width becomes wider toward the drain (substrate) side.Type: ApplicationFiled: July 31, 2009Publication date: February 4, 2010Applicant: RENESAS TECHNOLOGY CORP.Inventors: Haruka SHIMIZU, Natsuki YOKOYAMA
-
Publication number: 20100019835Abstract: A semiconductor integrated circuit device which substantially reduces drop in a supply voltage generated by a regulator and ensures stable supply of a supply voltage with high efficiency and high accuracy. In the device, a memory power supply includes a plurality of transistors and an error amplifier. In the transistors, source pads and drain pads are alternately arranged in a row along one edge of a semiconductor chip in a peripheral area of the chip. Transistor gates are formed in parallel with the alternately arranged source pads and drain pads (so that the longitudinal direction of the gates is parallel to the direction of the arrangement of the source pads and drain pads). Consequently, the length of wirings coupled to drains and sources is shortened and the sheet resistance is decreased.Type: ApplicationFiled: June 1, 2009Publication date: January 28, 2010Applicant: RENESAS TECHNOLOGY CORP.Inventors: Naoya ARISAKA, Takayasu ITO
-
Publication number: 20100013818Abstract: The present invention is directed to reduce power consumption in a standby operation period as a period of holding display in a no-power state. An electronic paper display has an electronic paper display panel, a display driver/controller, a battery, and a booster power source circuit. The display panel can display data by writing display data and, after that, can hold the display in a no-power state. The booster power source circuit generates a boosted power source voltage by an operation of boosting power source voltage from the battery, and the display driver/controller executes the writing of the displayed data to the display panel by using the boosted power source voltage. In the following standby operation period in which the display panel holds the display in the no-power state, the boosting operation of the booster power source circuit is stopped.Type: ApplicationFiled: May 22, 2009Publication date: January 21, 2010Applicant: RENESAS TECHNOLOGY CORP.Inventors: Akihito AKAI, Hiroyuki NITTA
-
Publication number: 20100013568Abstract: Provided is a technology capable of reducing parasitic capacitance of a capacitor while reducing the space occupied by the capacitor. A stacked structure is obtained by forming, over a capacitor composed of a lower electrode, a capacitor insulating film and an intermediate electrode, another capacitor composed of the intermediate electrode, another capacitor insulating film and an upper electrode. Since the intermediate electrode has a step difference, each of the distance between the intermediate electrode and lower electrode and the distance between the intermediate electrode and upper electrode in a region other than the capacitor formation region becomes greater than that in the capacitor formation region. For example, the lower electrode is brought into direct contact with the capacitor insulating film in the capacitor formation region, while the lower electrode is not brought into direct contact with the capacitor insulating film in the region other than the capacitor formation region.Type: ApplicationFiled: September 24, 2009Publication date: January 21, 2010Applicant: RENESAS TECHNOLOGY CORP.Inventors: Tsuyoshi FUJIWARA, Toshinori IMAI, Takeshi SAIKAWA, Yoshihiro KAWASAKI, Mitsuhiro TOYA, Shunji MORI, Yoshiyuki OKABE
-
Publication number: 20100017636Abstract: In a power supply system having: a processor 1; a power supply controller 31 and a VR 35 to be a switching regulator for supplying power to the processor; a voltage command generator 11 and a clock command generator 16 for varying an operation voltage and a clock frequency of a processor core of the processor; and a battery 34 to be an input direct-current voltage source of the switching regulator, the clock frequency of the power supply controller 31 is lowered when the computation amount of the processor 1 is small. Accordingly, the loss of the power supply controller 31 is reduced, thereby extending the battery life in the electronic device.Type: ApplicationFiled: November 21, 2007Publication date: January 21, 2010Applicant: RENESAS TECHNOLOGY CORP.Inventors: Takayuki Hashimoto, Masaki Shiraishi, Noboru Akiyama
-
Publication number: 20100014355Abstract: In a nonvolatile memory cell, a selection transistor is connected to a memory cell transistor in series. The selection transistor is formed into a double layer gate structure, and has a voltage of each gate driven individually and separately. Using capacitive coupling between these stacked gate electrode layers of the selection transistor, a gate potential of the selection transistor is set to the predetermined voltage level. An absolute value of the voltage level generated by a voltage generator to the gates of the selection transistor can be made small, so that current consumption can be reduced and an layout area of the voltage generator can be reduced. Thus, a nonvolatile semiconductor memory device with a low current consumption and a small chip layout area is provided.Type: ApplicationFiled: October 1, 2009Publication date: January 21, 2010Applicant: RENESAS TECHNOLOGY CORP.Inventors: Motoharu Ishii, Seiichi Endo
-
Publication number: 20100015755Abstract: In a step of forming an InGeSbTe film which contains GeSbTe made of germanium (Ge), antimony (Sb) and tellurium (Te) as its base material and to which indium (In) is added, an InGeSbTe film is formed by sputtering on a semiconductor substrate while keeping a temperature of the semiconductor substrate between an in-situ crystallization temperature of GeSbTe serving as the base material and an in-situ crystallization temperature of InGeSbTe. As a result, it is possible to suppress the failure that the phase separation occurs in the InGeSbTe film during the following manufacturing process.Type: ApplicationFiled: January 25, 2007Publication date: January 21, 2010Applicant: RENESAS TECHNOLOGY CORP.Inventors: Yuichi Matsui, Takahiro Morikawa
-
Publication number: 20100009532Abstract: Provided is a manufacturing method for improving the reliability of a semiconductor device having a back electrode. After formation of semiconductor elements on the surface of a silicon substrate, the backside surface thereof, which is opposite to the element formation surface, is subjected to the following steps in a processing apparatus. After deposition of a first metal film over the backside surface of the silicon substrate in a first chamber, it is heat treated to form a metal silicide film. Then, a nickel film is deposited in a third chamber, followed by deposition of an antioxidant conductor film in a second chamber. Heat treatment for alloying the first metal film and the silicon substrate is performed at least prior to the deposition of the nickel film. The first chamber has therefore a mechanism for depositing the first metal film and a lamp heating mechanism.Type: ApplicationFiled: May 6, 2009Publication date: January 14, 2010Applicant: RENESAS TECHNOLOGY CORP.Inventors: Yoshihiro KAINUMA, Tatsuhiko MIURA, Takashi SATO, Katsuhiro MITSUI, Daisuke ONO
-
Publication number: 20100011191Abstract: A data processing device includes a processor core, and a memory interface portion arranged between the processor core and an external memory mapped into a predetermined external memory space. The memory interface portion includes a fetch circuit for receiving an address value for access to the external memory space from the processor core, and fetching the data at the address in the external memory, a translator for translating the normative instruction fetched from the external memory into the native instruction, and a select circuit for selectively applying the data read from the external memory space and the instruction prepared by translating the instruction read from the external memory space by the translator to the processor core depending on whether the address value for the access to the external memory space is in a predetermined region or not.Type: ApplicationFiled: September 22, 2009Publication date: January 14, 2010Applicant: RENESAS TECHNOLOGY CORPORATIONInventor: Toyohiko YOSHIDA
-
Publication number: 20100002528Abstract: A sense amplifier section comprises two stages of latch-type sense amplifier circuits, i.e., a primary-stage latch-type sense amplifier and a secondary-stage latch-type sense amplifier, wherein stress exerted on the primary-stage latch-type sense amplifier is reduced significantly to ensure high accuracy in amplification. In the above configuration including the secondary-stage latch-type sense amplifier, when an amplified output from the primary-stage latch-type sense amplifier reaches a predetermined voltage level (e.g., 50 mV), a transition to amplifying operation of the secondary-stage latch-type sense amplifier is enabled so that a time duration of operation of the primary-stage latch-type sense amplifier (corresponding to a time duration of stress exertion on the primary-stage latch-type sense amplifier) can be shortened significantly.Type: ApplicationFiled: May 1, 2009Publication date: January 7, 2010Applicant: RENESAS TECHNOLOGY CORP.Inventor: Shinichi OKAWA
-
Publication number: 20090322402Abstract: A semiconductor integrated circuit device provided with a first circuit block BLK1, a second circuit block DRV1 and a conversion circuit MIO1 for connecting the first circuit block to the second circuit block. The first circuit block includes a first mode for applying a supply voltage and a second mode for shutting off the supply voltage. The conversion circuit is provided with a function for maintaining the potential of an input node of the second circuit block at an operation potential, thereby suppressing a penetrating current flow when the first circuit block is in the second mode. The conversion circuit (MIO1 to MIO4) are commonly used for connecting circuit blocks.Type: ApplicationFiled: September 8, 2009Publication date: December 31, 2009Applicant: RENESAS TECHNOLOGY CORPORATIONInventors: Hiroyuki MIZUNO, Yusuke KANNO, Kazumasa YANAGISAWA, Yoshihiko YASU, Nobuhiro OODAIRA
-
Publication number: 20090323398Abstract: A driver power supply circuit stepping down a power supply voltage is arranged at a power supply node of a word line driver. The driver power supply circuit includes a non-silicide resistance element of N+ doped polycrystalline silicon, and a pull-down circuit lowering a voltage level of the driver power supply node. The pull-down circuit includes a pull-down transistor having the same threshold voltage characteristics as a memory cell transistor pulling down a voltage level of the driver power supply node, and a gate control circuit adjusting at least a gate voltage of the pull-down transistor. The gate control circuit corrects the gate potential of the pull-down transistor in a manner linked to variations in threshold voltage of the memory cell transistor.Type: ApplicationFiled: September 8, 2009Publication date: December 31, 2009Applicant: RENESAS TECHNOLOGY CORPInventors: Makoto Yabuuchi, Koji Nii
-
Publication number: 20090323400Abstract: There is provided a technique for ensuring both an SNM and a write margin simultaneously in a semiconductor device having static memory cells. A semiconductor device has a plurality of static memory cells. The semiconductor device includes a memory cell array having the static memory cells arranged in a matrix, a temperature sensor circuit for sensing a temperature in the semiconductor device, and a word driver for controlling a voltage supplied to a word line of the memory cell array based on an output of the temperature sensor circuit at the time of writing to or reading from a memory cell.Type: ApplicationFiled: April 30, 2009Publication date: December 31, 2009Applicant: RENESAS TECHNOLOGY CORP.Inventor: Masao SHINOZAKI
-
Publication number: 20090317948Abstract: A method is provided for manufacturing a QFN type semiconductor integrated circuit device using a multi-device lead frame having a tie bar for tying external end portions of plural leads, wherein sealing resin filled between an outer periphery of a mold cavity and the tie bar is removed by a laser and thereafter a surface treatment such as solder plating is performed.Type: ApplicationFiled: April 29, 2009Publication date: December 24, 2009Applicant: RENESAS TECHNOLOGY CORP.Inventors: Hiroyuki NAKAMURA, Atsushi NISHIKIZAWA, Nobuya KOIKE