Patents Assigned to Silicon Laboratories
  • Patent number: 11626366
    Abstract: An integrated circuit includes a capacitor with a bottom conductive plate and a top conductive plate. A passivation layer is disposed above the top conductive plate. An intermetal dielectric layer is disposed between the bottom conductive plate and the top conductive plate and is formed of a first dielectric material. Shield layers are disposed between the top conductive plate and above the intermetal dielectric layer and extend horizontally to at least past guard rings. The shield layers include a dielectric layer formed of dielectric material having a dielectric constant greater than the material of the intermetal dielectric layer. The shield layers include horizontally offset trenches to stop horizontal flow of current in the shield layers. The offset ensures there is no vertical path from the passivation layer to lower/ground potentials through the shield layers.
    Type: Grant
    Filed: June 28, 2021
    Date of Patent: April 11, 2023
    Assignee: Silicon Laboratories Inc.
    Inventors: Thomas C. Fowler, Jerome T. Wenske
  • Patent number: 11611425
    Abstract: A Bluetooth receiver has an RF front end which has a gain control input, the RF front end converting wireless packets into a baseband signal which is coupled to the input of an analog to digital converter (ADC). A clock generator provides a clock coupled to the ADC, and an AGC processor performs an AGC process to provide a gain which places the baseband symbols in a range that is less than 90% of the input dynamic range of the ADC. When in a connected state, the clock generator provides a clock which is slower than is required to complete the AGC process during a preamble interval, and the AGC process uses a few initial bits of the address field. The remaining bits of the address field is compared with the corresponding address bits of the receiver to determine whether to receive the packet.
    Type: Grant
    Filed: January 27, 2022
    Date of Patent: March 21, 2023
    Assignee: Silicon Laboratories Inc.
    Inventor: Sriram Mudulodu
  • Patent number: 11611907
    Abstract: A system and method for detecting the presence of a Bluetooth or Zigbee signal within a short period of time is disclosed. The signal identification circuit has two stages, a first stage that processes windows to determine whether noise is present, and a second stage that processes long windows to determine whether the signal is a particular lower-power network protocol. The signal identification circuit can be configured to detect Bluetooth at 1 Mbps, Bluetooth at 2 Mbps or Zigbee. The signal identification signal may be used to allow a lower-power network controller to coexist with a high duty cycle WiFi controller. The signal identification circuit may also be used for other functions, such as powering on a lower-power network controller, determining CCA, or determining which channel a packet is being transmitted on.
    Type: Grant
    Filed: June 14, 2022
    Date of Patent: March 21, 2023
    Assignee: Silicon Laboratories Inc.
    Inventors: Guner Arslan, Yan Zhou, He Gou
  • Patent number: 11611152
    Abstract: An antenna array that utilizes ground guard rings and metamaterial structures is disclosed. In certain embodiments, the antenna array is constructed from a plurality of antenna unit cells, wherein each antenna unit cell is identical. The antenna unit cell comprises a top surface, that contains a patch antenna and a ground guard ring. A reactive impedance surface (RIS) layer is disposed beneath the top surface and contains the metamaterial structures. The metamaterial structures are configured to present an inductance to the patch antennas, thereby allowing the patch antennas to be smaller than would otherwise be possible. In some embodiments, the metamaterial structures comprise hollow square frames. An antenna array constructed using this antenna unit cell has less coupling than conventional antenna arrays, which results in better performance. Furthermore, this new antenna array also requires less space than conventional antenna arrays.
    Type: Grant
    Filed: June 24, 2021
    Date of Patent: March 21, 2023
    Assignee: Silicon Laboratories
    Inventors: Attila Zólomy, Adám Süle, Andrea Nagy, Jeffrey Tindle, Pasi Rahikkala, Terry Lee Dickey
  • Patent number: 11611360
    Abstract: An apparatus comprises an RF receiver for receiving an RF signal. The RF receiver includes front-end circuitry to generate a first down-converted signal, and a plurality of signal detectors to generate a corresponding plurality of detection signals from signals derived from the down-converted signal. The RF receiver further includes a controller to provide at least one control signal to the front-end circuitry based on the plurality of detection signals.
    Type: Grant
    Filed: May 28, 2020
    Date of Patent: March 21, 2023
    Assignee: Silicon Laboratories Inc.
    Inventors: Hendricus de Ruijter, Güner Arslan, Wentao Li, Michael Wu
  • Patent number: 11606106
    Abstract: In one embodiment an apparatus includes: a mixer to downconvert a radio frequency (RF) spectrum including at least a first RF signal of a first channel of interest and a second RF signal of a second channel of interest to at least a first second frequency signal and a second second frequency signal; a first digitizer to digitize the first second frequency signal to a first digitized signal, the first digitizer configured to operate as a low-pass analog-to-digital converter (ADC); a second digitizer to digitize the second second frequency signal to a second digitized signal, the second digitizer configured to operate as a band-pass ADC; and a digital processor to digitally process the first digitized signal and the second digitized signal.
    Type: Grant
    Filed: November 30, 2021
    Date of Patent: March 14, 2023
    Assignee: Silicon Laboratories Inc.
    Inventors: Jacob Pihl, Peter Østergaard Nielsen
  • Patent number: 11606240
    Abstract: In one embodiment, an apparatus includes: a radio frequency (RF) front end circuit to receive and downconvert a RF signal to a second frequency signal, the RF signal comprising an orthogonal frequency division multiplexing (OFDM) transmission; a digitizer coupled to the RF front end circuit to digitize the second frequency signal to a digital signal; and a baseband processor coupled to the digitizer to process the digital signal. The baseband circuit comprises a first circuit having a first plurality of correlators having an irregular comb structure, each of the first plurality of correlators associated with a carrier frequency offset and to calculate a first correlation on a first portion of a preamble of the OFDM transmission.
    Type: Grant
    Filed: November 29, 2021
    Date of Patent: March 14, 2023
    Assignee: Silicon Laboratories Inc.
    Inventor: Frederic Pirot
  • Patent number: 11599684
    Abstract: An integrated circuit including an input terminal and an output terminal, signal generator circuitry that generates a pseudo-random digital signal provided at the output terminal, and comparator circuitry that compares an input signal received via the input terminal with the pseudo-random digital signal for providing a tamper detection signal indicative thereof. The signal generator circuitry may be a pseudo-random binary sequence generator or may be a linear-feedback shift register with software triggered reloading. The comparator circuitry may include a Boolean logic exclusive-OR gate for comparing the output and input signals. A method of detecting tampering including generating and providing a pseudo-random digital signal at an output terminal and comparing an input signal received via an input terminal with the pseudo-random digital signal for providing a tamper detection signal indicative thereof.
    Type: Grant
    Filed: November 20, 2020
    Date of Patent: March 7, 2023
    Assignee: Silicon Laboratories Inc.
    Inventor: Sebastian Ahmed
  • Patent number: 11601133
    Abstract: A system and method for performing discrete frequency transform including a pair of single-bit analog to digital converters (ADCs), a phase converter, a memory, a discrete frequency transform converter and summation circuitry. The ADCs convert an analog input signal into N pairs of binary in-phase and quadrature component samples each being one of four values at a corresponding one of four phases. The phase converter determines a phase value for each pair of component samples. The memory stores a set of discrete frequency transform coefficient values based on N. The discrete frequency transform converter uses a phase value and a pair of discrete frequency transform coefficient values retrieved from the memory for a selected frequency bin to determine a discrete frequency component for each pair of phase component samples. The summation circuitry sums the corresponding N frequency domain components for determining a frequency domain value for the selected frequency bin.
    Type: Grant
    Filed: October 27, 2020
    Date of Patent: March 7, 2023
    Assignee: Silicon Laboratories Inc.
    Inventor: Anant Verma
  • Publication number: 20230046497
    Abstract: The present invention relates to a method and apparatus for reducing power consumption in a receiver of a time slotted communication system. An RF front end has power applied after the start of a preamble or after the start of a header, or upon the start of a packet payload based on connection status, signal level, and interference level. Where the signal level is constant, the communication system is in a connected state, and the interference level is low, the system bypasses packet header destination address matching, or optionally, uses only the least significant bits of the header destination address for matching purposes.
    Type: Application
    Filed: October 27, 2022
    Publication date: February 16, 2023
    Applicant: Silicon Laboratories Inc.
    Inventor: Sriram MUDULODU
  • Patent number: 11579776
    Abstract: In one aspect, an apparatus includes a memory repair controller coupled to a memory. The memory repair controller may be configured to provide repair information to cause the memory to disable one or more faulty locations in the memory, and the memory repair controller can be disabled after providing the repair information.
    Type: Grant
    Filed: October 23, 2020
    Date of Patent: February 14, 2023
    Assignee: Silicon Laboratories Inc.
    Inventors: Mudit Srivastava, Anil Shirwaikar, Yu Zhou
  • Patent number: 11558232
    Abstract: In one embodiment, an apparatus includes: a baseband processor having a preamble generation circuit to generate a preamble for an orthogonal frequency division multiplexing (OFDM) transmission, the preamble generation circuit to generate the preamble having a first portion comprising a first plurality of symbols, each of the first plurality of symbols having a plurality of carriers, where a subset of the plurality of carriers have non-zero values, the preamble generation circuit to generate the non-zero values using a sequence of complex values selected to optimize a peak-to-average power ratio (PAPR); a digital-to-analog converter (DAC) coupled to the baseband processor to convert the first plurality of symbols to analog signals; a mixer coupled to the DAC to upconvert the analog signals to radio frequency (RF) signals; and a power amplifier coupled to the mixer to amplify the RF signals.
    Type: Grant
    Filed: November 29, 2021
    Date of Patent: January 17, 2023
    Assignee: Silicon Laboratories Inc.
    Inventor: Frederic Pirot
  • Patent number: 11552606
    Abstract: A power limiting system and method for a low noise amplifier of a front end interface of a radio frequency communication device. A voltage regulator provides a source voltage to the low noise amplifier having a nominal voltage level that optimizes linearity of the low noise amplifier while a power level of a radio frequency input signal provided to an input of the low noise amplifier does not exceed a predetermined power level threshold. Detection circuitry detects when the power level of a radio frequency input signal exceeds the predetermined power level threshold and provides an adjust signal indicative thereof to the voltage regulator to reduce the source voltage below the nominal voltage level.
    Type: Grant
    Filed: April 27, 2021
    Date of Patent: January 10, 2023
    Assignee: Silicon Laboratories Inc.
    Inventor: Luigi Panseri
  • Patent number: 11552666
    Abstract: A wireless transceiver circuit with an impedance matching network within an integrated circuit is disclosed. In some embodiments, the impedance matching network utilizes an inductor, having two portions, disposed on two different metal layers of the integrated circuit. The first end of the first portion of the inductor is in communication with an antenna. The second end of the second portion is in communication with a low noise amplifier for receiving signals and a power amplifier for transmitting RF signals. The second end of the first portion is connected to the first end of the second portion using a via. In another embodiment, the two portions are disposed on the same metal layer, wherein one portion is disposed within the other with a gap separating the two portions. These configurations require less space than using two separate inductors and also have a low coupling coefficient.
    Type: Grant
    Filed: June 29, 2021
    Date of Patent: January 10, 2023
    Assignee: Silicon Laboratories Inc.
    Inventors: Mohamed M. Elkholy, Francesco Barale, Mustafa H. Koroglu
  • Patent number: 11543843
    Abstract: In one embodiment, an apparatus includes: an amplifier to compare a reference voltage to a feedback voltage and to output a comparison signal based on the comparison; a loop circuit coupled to the amplifier, where the loop circuit is to receive the comparison signal and provide a regulated voltage to the amplifier as the feedback voltage in a first mode of operation, and in a second mode of operation to provide a predetermined feedback ratio point to the amplifier as the feedback voltage; and an output device coupled to the amplifier. The output device may be configured to receive a supply voltage and the comparison signal and output the regulated voltage at an output node based at least in part on the comparison signal.
    Type: Grant
    Filed: April 14, 2021
    Date of Patent: January 3, 2023
    Assignee: Silicon Laboratories Inc.
    Inventors: Hua Beng Chan, Rex Tak Ying Wong, Ricky Setiawan
  • Patent number: 11545985
    Abstract: An apparatus includes a digitally controlled oscillator (DCO), which includes an inductor coupled in series with a first capacitor. The DCO further includes a second capacitor coupled in parallel with the series-coupled inductor and first capacitor, a first inverter coupled in parallel with the second capacitor, and a second inverter coupled back-to-back to the first inverter. The DCO further includes a digital-to-analog-converter (DAC) to vary a capacitance of the first capacitor.
    Type: Grant
    Filed: December 14, 2018
    Date of Patent: January 3, 2023
    Assignee: Silicon Laboratories Inc.
    Inventor: John M. Khoury
  • Patent number: 11537190
    Abstract: A task processor has a low power connectivity processor and a high performance applications processor. Software processes have a component operative on a connectivity processor and a component operative on an applications processor. The low power connectivity processor is coupled to a low power front end for wireless packets and the high performance applications processor is coupled to a high performance front end. A power controller is coupled to the low power front end and enables the applications processor and high performance front end when wireless packets which require greater processing capacity are received, and removes power from the applications processor and high performance front end at other times.
    Type: Grant
    Filed: August 29, 2020
    Date of Patent: December 27, 2022
    Assignee: Silicon Laboratories Inc.
    Inventors: Partha Sarathy Murali, Subba Reddy Kallam, Venkat Mattela
  • Patent number: 11539536
    Abstract: A physically unclonable function (PUF) includes a bit cell that includes a latch and a switch to selectively couple the latch to a supply voltage node. A first transmission gate couples a first bit line to a first internal node of the latch and a second transmission gate couples a second bit line to a second internal node of the latch. A digital to analog converter (DAC) circuit is selectively coupled to the first internal node through the first bit line and the first transmission gate and to the second internal node through the second bit line and the second transmission gate, to thereby precharge the latch before the first bit cell is read. The latch regenerates responsive to the switch being closed to connect the latch to the supply voltage node. The first and second bit lines are used to read the regenerated value of the latch.
    Type: Grant
    Filed: April 16, 2020
    Date of Patent: December 27, 2022
    Assignee: Silicon Laboratories Inc.
    Inventors: Jeffrey L. Sonntag, Hatem M. Osman, Gang Yuan
  • Patent number: 11528179
    Abstract: In one embodiment, an apparatus includes a baseband circuit to generate a plurality of subcarriers of a complex sample of a message to be transmitted, and a compensation circuit coupled to the baseband circuit, the compensation circuit to compensate for IQ mismatch. The compensation circuit may include: a calibration circuit to determine, using a tone signal, gain correction values and phase correction values for a subset of the plurality of subcarriers; and a correction circuit to apply the gain correction values and the phase correction values to the plurality of subcarriers to compensate for the IQ mismatch.
    Type: Grant
    Filed: July 15, 2021
    Date of Patent: December 13, 2022
    Assignee: Silicon Laboratories Inc.
    Inventors: Aravinth Kumar Ayyappannair Radhadevi, Sanjeev Kumar Soni
  • Patent number: 11523340
    Abstract: The present invention relates to a method and apparatus for reducing power consumption in a receiver of a time slotted communication system. An RF front end has power applied after the start of a preamble or after the start of a header, or upon the start of a packet payload based on connection status, signal level, and interference level. Where the signal level is constant, the communication system is in a connected state, and the interference level is low, the system bypasses packet header destination address matching, or optionally, uses only the least significant bits of the header destination address for matching purposes.
    Type: Grant
    Filed: November 29, 2020
    Date of Patent: December 6, 2022
    Assignee: Silicon Laboratories Inc.
    Inventor: Sriram Mudulodu