Patents Assigned to STMicroelectronics Crolles 2 SAS
  • Patent number: 12372723
    Abstract: In accordance with an embodiment, a method for manufacturing a semiconductor device includes forming a first front layer and a first rear layer of a first material respectively on a front main face and a rear main face of a semiconductor substrate wafer; forming a first plurality of trenches and a second plurality of trenches respectively in a surface of the first front layer and in a surface of the first rear layer; forming a second front layer of a second material on the first front layer, where the second front layer extends over the first front layer, in the first plurality of trenches, and between the first plurality of trenches on the surface of the first front layer; and forming a second rear layer of the second material on the surface of the first rear layer, wherein the second rear layer extends over the first rear layer, in the second plurality of trenches, and between the second plurality of trenches on the surface of the first rear layer.
    Type: Grant
    Filed: January 10, 2023
    Date of Patent: July 29, 2025
    Assignee: STMicroelectronics (Crolles 2) SAS
    Inventor: Houssein El Dirani
  • Patent number: 12376394
    Abstract: The present disclosure concerns a photodiode including at least one memory area, each memory area including at least two charge storage regions.
    Type: Grant
    Filed: January 29, 2024
    Date of Patent: July 29, 2025
    Assignee: STMicroelectronics (Crolles 2) SAS
    Inventors: Arnaud Tournier, Boris Rodrigues Goncalves, Frederic Lalanne
  • Patent number: 12360296
    Abstract: Methods of manufacture of an optical diffuser. In one embodiment, an optical diffuser is formed by providing a wafer including a silicon slice of which an upper face is covered with a first layer made of a first material itself covered with a second layer made of a second selectively etchable material with respect to the first material. The method further includes forming openings in the second layer extending up to the first layer and filling the openings in the second layer with a third material. The method yet further includes bonding a glass substrate to the wafer on the side of its upper face and removing the silicon slice.
    Type: Grant
    Filed: July 28, 2023
    Date of Patent: July 15, 2025
    Assignee: STMicroelectronics (Crolles 2) SAS
    Inventors: Vincent Farys, Alain Inard, Olivier Noblanc
  • Patent number: 12356634
    Abstract: A memory cell includes a substrate with a semiconductor region and an insulating region. A first insulating layer extends over the substrate. A phase change material layer rests on the first insulating layer. The memory cell further includes an interconnection network with a conductive track. A first end of a first conductive via extending through the first insulating layer is in contact with the phase change material layer and a second end of the first conductive via is in contact with the semiconductor region. A first end of a second conductive via extending through the first insulating layer is in contact with both the phase change material layer and the conductive track, and a second end of the second conductive via is in contact only with the insulating region.
    Type: Grant
    Filed: July 27, 2022
    Date of Patent: July 8, 2025
    Assignees: STMicroelectronics S.r.l., STMicroelectronics (Crolles 2) SAS
    Inventors: Paolo Giuseppe Cappelletti, Fausto Piazza, Andrea Redaelli
  • Patent number: 12356101
    Abstract: An image sensor includes an array of pixels inside and on top of a substrate. A control circuit is configured to apply voltage potentials to the substrate. During a first phase, the control circuit applies a ground potential to the substrate. During a second phase, the control circuit applies a potential positive with respect to the ground potential to the substrate.
    Type: Grant
    Filed: August 11, 2022
    Date of Patent: July 8, 2025
    Assignees: STMicroelectronics (Grenoble 2) SAS, STMicroelectronics (Crolles 2) SAS
    Inventors: Laurent Simony, Frederic Lalanne
  • Patent number: 12347670
    Abstract: The present disclosure relates to a method for forming a cavity that traverses a stack of layers including a bottom layer, a first portion of which locally presents an excess thickness, the method comprising a first step of non-selective etching and a second step of selective etching vertically in line with the first portion.
    Type: Grant
    Filed: September 8, 2022
    Date of Patent: July 1, 2025
    Assignee: STMicroelectronics (Crolles 2) SAS
    Inventors: Delia Ristoiu, Pierre Bar, Francois Leverd
  • Publication number: 20250210550
    Abstract: The present disclosure relates to an electronic circuit comprising a semiconductor substrate, radiofrequency switches corresponding to MOS transistors comprising doped semiconductor regions in the substrate, at least two metallization levels covering the substrate, each metallization level comprising a stack of insulating layers, conductive pillars topped by metallic tracks, at least two connection elements each connecting one of the doped semiconductor regions and formed by conductive pillars and conductive tracks of each metallization level. The electronic circuit further comprises, between the two connection elements, a trench crossing completely the stack of insulating layers of one metallization level and further crossing partially the stack of insulating layers of the metallization level the closest to the substrate, and a heat dissipation device adapted for dissipating heat out of the trench.
    Type: Application
    Filed: March 7, 2025
    Publication date: June 26, 2025
    Applicants: STMicroelectronics (Crolles 2) SAS, STMicroelectronics International N.V.
    Inventors: Stephane MONFRAY, Siddhartha DHAR, Alain FLEURY
  • Patent number: 12342734
    Abstract: The present description concerns a device including phase-change memory cells, each memory cell including a first resistive element in lateral contact with a second element made of a phase-change material.
    Type: Grant
    Filed: April 25, 2024
    Date of Patent: June 24, 2025
    Assignees: STMicroelectronics (Crolles 2) SAS, STMICROELECTRONICS (ROUSSET) SAS
    Inventors: Philippe Boivin, Roberto Simola, Yohann Moustapha-Rabault
  • Patent number: 12342641
    Abstract: The present disclosure relates to a pixel comprising: a photodiode comprising a portion of a substrate of a semiconductor material, extending vertically from a first face of the substrate to a second face of the substrate configured to receive light; a layer of a first material covering each of the lateral surfaces of the portion; a layer of a second material covering the portion on the side of the first face, first and second material having refractive indexes lower than that of the semiconductor material; and a diffractive structure disposed on a face of the photodiode on the side of the second face.
    Type: Grant
    Filed: June 14, 2024
    Date of Patent: June 24, 2025
    Assignees: STMICROELECTRONICS (RESEARCH & DEVELOPMENT) LIMITED, STMicroelectronics (Crolles 2) SAS
    Inventors: Raul Andres Bianchi, Marios Barlas, Alexandre Lopez, Bastien Mamdy, Bruce Rae, Isobel Nicholson
  • Patent number: 12334429
    Abstract: First and second wells are formed in a semiconductor substrate. First and second trenches in the first second wells, respectively, each extend vertically and include a central conductor insulated by a first insulating layer. A second insulating layer is formed on a top surface of the semiconductor substrate. The second insulating layer is selectively thinned over the second trench. A polysilicon layer is deposited on the second insulating layer and then lithographically patterned to form: a first polysilicon portion over the first well that is electrically connected to the central conductor of the first trench to form a first capacitor plate, a second capacitor plate formed by the first well; and a second polysilicon portion over the second well forming a floating gate electrode of a floating gate transistor of a memory cell having an access transistor whose control gate is formed by the central conductor of the second trench.
    Type: Grant
    Filed: March 8, 2023
    Date of Patent: June 17, 2025
    Assignees: STMicroelectronics (Rousset) SAS, STMicroelectronics (Crolles 2) SAS
    Inventors: Abderrezak Marzaki, Arnaud Regnier, Stephan Niel
  • Patent number: 12336440
    Abstract: A memory cell is manufactured by: (a) forming a stack comprising a first layer made of a phase change material and a second layer made of a conductive material; (b) forming a mask on the stack covering only the memory cell location; and (c) etching portions of the stack not covered by the first mask. The formation of the mask covering only the memory cell location comprises defining a first mask extending in a row direction for each row of memory cell locations and then patterning the first mask in a column direction for each column of memory cell locations.
    Type: Grant
    Filed: May 23, 2022
    Date of Patent: June 17, 2025
    Assignee: STMicroelectronics (Crolles 2) SAS
    Inventors: Pascal Gouraud, Laurent Favennec
  • Patent number: 12328962
    Abstract: An electronic device includes a stack of a first level having a SPAD, a second level having a quench circuit for said SPAD, and a third level having a circuit for processing data generated by said SPAD. A method for making the device includes: a) forming of the first level; b) bonding, on the first level, by molecular bonding, of a stack of layers including a semiconductor layer; and c) forming the quench circuit of the second level in the semiconductor layer.
    Type: Grant
    Filed: November 3, 2023
    Date of Patent: June 10, 2025
    Assignees: STMicroelectronics (Crolles 2) SAS, STMicroelectronics (Research &Development) Limited
    Inventors: Francois Guyader, Sara Pellegrini, Bruce Rae
  • Publication number: 20250185390
    Abstract: A pixel includes a first electrode layer on an exposed surface of an interconnection structure and in contact with a conductive element of the interconnection structure. An insulating layer extends over the first electrode layer and includes opening crossing through the insulating layer to the first electrode layer. A second electrode layer is on top of and in contact with the first electrode layer and the insulating layer in the opening. A film configured to convert photons into electron-hole pairs is on the insulating layer, the second electrode layer and filling the opening. A third electrode layer covers the film.
    Type: Application
    Filed: February 12, 2025
    Publication date: June 5, 2025
    Applicant: STMicroelectronics (Crolles 2) SAS
    Inventors: Thierry BERGER, Stephane ALLEGRET-MARET
  • Patent number: 12324250
    Abstract: The present disclosure relates to a photodiode comprising a first part made of silicon and a second part made of doped germanium lying on and in contact with the first part, the first part comprising a stack of a first area and of a second area forming a p-n junction and the doping level of the germanium increasing as the distance from the p-n junction increases.
    Type: Grant
    Filed: December 28, 2022
    Date of Patent: June 3, 2025
    Assignee: STMicroelectronics (Crolles 2) SAS
    Inventors: Younes Benhammou, Dominique Golanski, Denis Rideau
  • Patent number: 12324251
    Abstract: A single photon avalanche diode (SPAD) includes a PN junction in a semiconductor well doped with a first type of dopant. The PN junction is formed between a first region doped with the first type of dopant and a second region doped with a second type of dopant opposite to the first type of dopant. The first doped region is shaped so as to incorporate local variations in concentration of dopants that are configured, in response to a voltage between the second doped region and the semiconductor well that is greater than or equal to a level of a breakdown voltage of the PN junction, to generate a monotonic variation in the electrostatic potential between the first doped region and the semiconductor well.
    Type: Grant
    Filed: February 27, 2024
    Date of Patent: June 3, 2025
    Assignees: STMicroelectronics (Crolles 2) SAS, STMicroelectronics (Research & Development) Limited
    Inventors: Denis Rideau, Dominique Golanski, Alexandre Lopez, Gabriel Mugny
  • Publication number: 20250174489
    Abstract: The disclosure concerns a method including the steps of: a) providing a structure comprising a semiconductor substrate and, on the side of a first surface of the substrate, at least one first trench filled with an insulating material, vertically extending in the substrate; b) forming, by anisotropic etching from a second surface of the semiconductor substrate opposite to the first surface, at least one second trench vertically extending in the substrate and emerging onto the at least one first trench; and c) widening the at least one second trench by isotropic etching.
    Type: Application
    Filed: March 28, 2023
    Publication date: May 29, 2025
    Applicants: COMMISSARIAT A L'ENERGIE ATOMIQUE ET AUX ENERGIES ALTERNATIVES, STMicroelectronics (Crolles 2) SAS
    Inventors: Thierry BERGER, Jerome DUBOIS, Yann ESCARABAJAL, Patrick GROS D'AILLON
  • Publication number: 20250164680
    Abstract: The disclosure relates to an optoelectronic device comprising in a stack: one reflection polarizing filter, one phase-shifting element configured to add a ?/4 phase shift in polarization, one active region, one reflector, so that the light radiation rays reflected by the reflector and passing through the phase-shifting element exhibit a new polarization phase-shifted by ?/2 with respect to their initial polarization, the rays then being reflected anew by the polarizing filter in the direction of the active region.
    Type: Application
    Filed: November 8, 2024
    Publication date: May 22, 2025
    Applicants: COMMISSARIAT À L'ÉNERGIE ATOMIQUE ET AUX ÉNERGIES ALTERNATIVES, STMICROELECTRONICS (GRENOBLE 2) SAS, STMicroelectronics (Crolles 2) SAS
    Inventors: Raphael MULIN, Olivier JEANNIN, Francois DENEUVILLE
  • Publication number: 20250160032
    Abstract: The present disclosure relates to an image sensor that includes first and second pixels. One or more transistors of the first pixel share an active region with one or more transistors of the second pixel.
    Type: Application
    Filed: January 14, 2025
    Publication date: May 15, 2025
    Applicants: STMicroelectronics (Research & Development) Limited, STMicroelectronics (Crolles 2) SAS
    Inventors: Jeff M. RAYNOR, Frederic LALANNE, Pierre MALINGE
  • Patent number: 12302011
    Abstract: A photosensitive sensor is capable of operating in a global shutter mode and in a rolling shutter mode. The sensor includes at least one pixel with a photosensitive region configured to photogenerate charges. A first transfer gate is configured to transfer photogenerated charges from the photosensitive region to a transfer node. A source-follower transistor is configured to transmit a reading signal to a read node, in the global shutter mode, in a manner controlled by a potential of the photogenerated charges on the transfer node. A second transfer gate is configured to transfer the photogenerated charges from the photosensitive region to the read node in the rolling shutter mode.
    Type: Grant
    Filed: August 9, 2022
    Date of Patent: May 13, 2025
    Assignee: STMicroelectronics (Crolles 2) SAS
    Inventors: Frederic Lalanne, Pierre Malinge
  • Patent number: 12295272
    Abstract: A method for making a phase change memory includes a step of forming an array of phase change memory cells, with each cell being separated from neighboring cells in the same line of the array and from neighboring cells in the same column of the array, by the same first distance. The method further includes a step of etching one memory cell out of N, with N being at least equal to 2, in each line or each column.
    Type: Grant
    Filed: June 22, 2022
    Date of Patent: May 6, 2025
    Assignee: STMicroelectronics (Crolles 2) SAS
    Inventors: Laurent Favennec, Fausto Piazza