Patents Assigned to Standard Microsystems Corporation
  • Patent number: 7917679
    Abstract: A method and apparatus for operating a portable computer configured for docking to a docking station is disclosed. In one embodiment, a portable computer system includes a docking interface having a bus switch and a bus monitoring circuit, and a bus coupled to the docking interface. With the computer coupled to a docking station, the bus switch, when closed, may couple the bus to a peripheral interface in the docking station. The bus switch may close responsive to docking, thereby completing the electrical coupling of the bus to the peripheral interface in the docking station. The portable computer being docked to the docking station, the bus monitoring circuit may monitor the bus cycles occurring on the bus and identify trusted read and/or write cycles.
    Type: Grant
    Filed: February 18, 2005
    Date of Patent: March 29, 2011
    Assignee: Standard Microsystems Corporation
    Inventors: Richard E. Wahler, Jay D. Popper, Eileen M. Marando
  • Patent number: 7917741
    Abstract: System and method for performing pre-boot security verification in a system that includes a host processor and memory, an embedded microcontroller with an auxiliary memory, e.g., an on-chip ROM, or memory controlled to prohibit user-tampering with the contents of the memory, and one or more pre-boot security components coupled to the embedded microcontroller. Upon power-up, but before host processor boot-up, the embedded microcontroller accesses the auxiliary memory and executes the program instructions to verify system security using the one or more pre-boot security components. The one or more pre-boot security components includes at least one identity verification component, e.g., a smart card, or a biometric sensor, e.g., a fingerprint sensor, a retinal scanner, and/or a voiceprint sensor, etc., and/or at least one system verification component, e.g., TPM, to query the system for system state information, and verify that the system has not been compromised.
    Type: Grant
    Filed: April 10, 2007
    Date of Patent: March 29, 2011
    Assignee: Standard Microsystems Corporation
    Inventors: Drew J. Dutton, Alan D. Berenbaum, Richard E. Wahler, Raphael Weiss
  • Patent number: 7912381
    Abstract: A communication network is provided for interconnecting a network of digital systems, such as multimedia devices. Each node of the communication network may include a receiver and a transmitter. The receiver and transmitter of each node can be an optical receiver and transmitter. The optical receiver is preferably powered by two power supply pins, each providing different supply amounts. An activity detector within the receiver can be powered from a first supply amount, and the signal path of the optical receiver can be supplied from a second supply amount greater than the first supply amount. The first supply amount is provided at all times, and the second supply amount is only provided if activity is detected. A voltage regulator which provides the first supply amount can be beneficially embodied on the same integrated circuit as a network interface to reduce the manufacturing cost of the network.
    Type: Grant
    Filed: June 2, 2006
    Date of Patent: March 22, 2011
    Assignee: Standard Microsystems Corporation
    Inventors: David J. Knapp, Tony Susanto, Edmund M. Schneider, Wesley L. Mokry
  • Patent number: 7906994
    Abstract: A system and method for a fast stabilizing output buffer. A differential driver circuit is provided with an amplifier stage for receiving a differential input signal and generating a differential output based upon the input signal. The differential output has a corresponding common-mode (CM) voltage level typically based upon a value half of the power supply. A common-mode feedback buffer (CMFB) stage detects a change in the CM voltage level and recovers the CM voltage level to its desired value within a very fast settling time based upon a very high bus frequency. The CMFB stage utilizes a topology comprising only a single device. In one embodiment, this single device is a nmos transistor utilized as a transimpedance stage. Stability is provided by a circuit biasing stage and a shunting capacitor within the CMFB stage.
    Type: Grant
    Filed: February 24, 2009
    Date of Patent: March 15, 2011
    Assignee: Standard Microsystems Corporation
    Inventor: Marshall J. Bell
  • Patent number: 7907003
    Abstract: An electronic circuit may comprise an input stage powered by a supply voltage and configured to receive a reference signal. The circuit may further comprise an output stage powered by the supply voltage and coupled to the input stage, and configured to generate an error signal based on: the reference signal, and a feedback signal based on an output signal. The circuit may also include a pass transistor powered by the supply voltage and configured to generate the output signal based on the error signal. A capacitor coupled between the supply voltage and the output stage may increase the current flowing in the output stage, resulting in the output stage conducting current even during a rising edge of the supply voltage, preventing the output signal from reaching the level of the supply voltage during the rising edge of the supply voltage.
    Type: Grant
    Filed: January 14, 2009
    Date of Patent: March 15, 2011
    Assignee: Standard Microsystems Corporation
    Inventors: Srinivas K. Pulijala, Paul F. Illegems
  • Patent number: 7893670
    Abstract: A voltage regulator may comprise a regulator output configured to provide a regulated voltage, which may be controlled by an error amplifier based on the regulated voltage and a reference voltage. The error amplifier may control a source-follower stage to mirror a multiple of the current flowing in the source-follower stage into an internal pass device. A voltage developed by the mirror current may control an external pass device configured to deliver the load current into the regulator output. A first resistor may be configured to decouple a load capacitor coupled between the regulator output and reference ground, when the load current is below a specified value. A second resistor may be configured to create a bias current in the internal pass device even when the external pass device is close to cut-off region. A third resistor may be configured to counter the effects of negative impedance at the control terminal of the external pass device caused by the current-gain of the external pass device.
    Type: Grant
    Filed: February 20, 2009
    Date of Patent: February 22, 2011
    Assignee: Standard Microsystems Corporation
    Inventors: Srinivas K. Pulijala, Scott C. McLeod
  • Patent number: 7890684
    Abstract: Return path clocking mechanism for a system including a master device connected to a plurality of slave devices via a bus. The master device may first generate a global clock. The master device may transmit data to one or more of the slave devices at a rate of one bit per clock cycle. One or more of the slave devices may transmit data to the master device at a rate of one bit per two consecutive clock cycles. The master device may sample the transmitted data on the second cycle of each two consecutive clock cycle period. Alternatively, the slave devices may transmit data to the master device at a rate of one bit per N consecutive clock cycles, where N?2, and the master device may sample the transmitted data on the Nth cycle of each N consecutive clock cycle period.
    Type: Grant
    Filed: August 31, 2006
    Date of Patent: February 15, 2011
    Assignee: Standard Microsystems Corporation
    Inventors: Alan D. Berenbaum, Jury Muchin
  • Patent number: 7882297
    Abstract: Serial bus hub with one or more low power devices. The serial bus hub may include at least one upstream port for coupling to a host system. The serial bus hub may include one or more downstream ports for coupling to peripheral devices. The serial bus hub may include the low power devices which may have no functionality external to the serial bus hub. The presence of the low power devices may allow the serial bus hub to draw additional power from the host system and a substantial portion of the additional power may be usable by other devices. The serial bus hub may be configured to allow the host system and one or more peripheral devices coupled to the one or more downstream ports to communicate.
    Type: Grant
    Filed: February 20, 2009
    Date of Patent: February 1, 2011
    Assignee: Standard Microsystems Corporation
    Inventors: John F. Sisto, Charles Forni, Neil A. Winchester
  • Patent number: 7863849
    Abstract: A fan driver circuit for powering a fan with a linear voltage may be designed using digital design techniques, resulting in a testable, accurate circuit on a smaller die size. The fan driver circuit may be configured to receive a digital control signal, which may be a sequence of numeric values, e.g. multiple-bit binary numbers, each indicative of a desired present rotational speed of the fan. The fan driver circuit may be implemented using a digital modulator, e.g. a delta-sigma modulator, with a simple low-pass filter, e.g. an RC-filter at the output, and may use oversampling based on a system clock, to shift in-band noise to out-of-band frequencies, and digital interpolation to filter out unwanted images from the upsampled digital control signal. The delta-sigma modulator may be constructed as a first-order delta-sigma modulator using an error-feedback structure to reduce die size.
    Type: Grant
    Filed: February 29, 2008
    Date of Patent: January 4, 2011
    Assignee: Standard Microsystems Corporation
    Inventors: Scott C. McLeod, Chao-Ming Tsai
  • Patent number: 7849253
    Abstract: In one embodiment, the invention comprises a flash-media controller used for writing new data from an external system to a local flash-memory device. The newly written data may replace old data previously written to the flash-memory device, and may be written directly to unused locations within the flash-memory device. The flash-media controller may comprise a table of block descriptors and sector descriptors used to track specified characteristics of each block and sector of the flash-memory device, thereby allowing for write sequences to non-contiguous sectors within a block. Accordingly, copy operations may be deferred under the expectation that they will eventually become unnecessary, thereby designating old data as having become stale.
    Type: Grant
    Filed: April 4, 2005
    Date of Patent: December 7, 2010
    Assignee: Standard Microsystems Corporation
    Inventor: Guy A. Stewart
  • Patent number: 7816897
    Abstract: An electronic circuit. The electronic circuit includes a pass transistor having a channel coupled between an input node and an output node. An error circuit is coupled thereto and configured to control the amount of current flowing through the pass transistor. The electronic circuit may further include a feedback node. A current limiting circuit is coupled to both the feedback node and the error circuit. The current limiting circuit is configured to limit an amount of current provided to the pass transistor by the error circuit based on a on a feedback voltage present on the feedback node and a current through a current mirror circuit, and therefore limits the output current provided by the electronic circuit.
    Type: Grant
    Filed: March 10, 2006
    Date of Patent: October 19, 2010
    Assignee: Standard Microsystems Corporation
    Inventor: Paul F. Illegems
  • Patent number: 7809023
    Abstract: A communication system, network interface, and communication port is provided for interconnecting a network of multimedia devices. The multimedia devices can send streaming and/or non-streaming data across the network. The network accommodates all such types of data and assigns data types to time slots or frame segments within each frame to ensure streaming data maintains its temporal relationship at the receiver consistent with the transmitter. A signaling byte is preferably used to keep track of an amount by which isochronous streaming data occupies a frame segment.
    Type: Grant
    Filed: December 20, 2007
    Date of Patent: October 5, 2010
    Assignee: Standard Microsystems Corporation
    Inventors: David J. Knapp, Patrick Heck
  • Patent number: 7801159
    Abstract: A communication system, network interface, and communication port is provided for interconnecting a network of multimedia devices. The multimedia devices can send streaming and/or non-streaming data across the network. The network accommodates all such types of data and assigns data types to time slots or frame segments within each frame to ensure streaming data maintains its temporal relationship at the receiver consistent with the transmitter. A signaling byte is preferably used to keep track of an amount by which isochronous streaming data occupies a frame segment.
    Type: Grant
    Filed: December 20, 2007
    Date of Patent: September 21, 2010
    Assignee: Standard Microsystems Corporation
    Inventors: David J. Knapp, Patrick Heck
  • Patent number: 7796067
    Abstract: A method is provided to produce an error corrected digital output from a temperature measurement system that generates digital outputs representative of the output of one or more temperature sensors. In an embodiment of the invention the method comprises: storing in a plurality of memory locations corresponding error correction data, with each memory location having a correlation to a corresponding range of the digital outputs; utilizing each digital output to identify a corresponding one of the memory locations; accessing the corresponding one memory location to obtain error correction data specific to the digital output; and utilizing the error correction data specific to the digital output to correct the digital output, whereby an error corrected digital output is generated.
    Type: Grant
    Filed: December 22, 2008
    Date of Patent: September 14, 2010
    Assignee: Standard Microsystems Corporation
    Inventor: Derrick Tuten
  • Patent number: 7761645
    Abstract: A protocol may enable support of the USB 2.0 LPM (Link Power Management) Addendum by a ULPI PHY (Universal Serial Bus Transceiver Macrocell Low-Pin Interface Physical Layer Device), facilitating transmitting the reserved PID (Physical Interface Device) token, used in the LPM Extended Transaction, through a ULPI bus. Bits [3:0] of a ULPI Tx Cmd (Transmit Command) byte may be reused, with the value of those bits being 4?b0 for a transmission (normally indicating a No PID transmission), by configuring the ULPI PHY to qualify the selected four Tx Cmd bits (bits [3:0] of the Tx Cmd) with the Opmode code. The ULPI PHY may thereby interpret bits [3:0] of the Tx Cmd byte based on the value of the Opmode, and may not transmit the Extended PID when the Opmode is set to 2?b10, that is, when the Opmode is indicative of bit-stuffing and NRZI encoding being disabled, for example during a Chirp transmission.
    Type: Grant
    Filed: June 18, 2008
    Date of Patent: July 20, 2010
    Assignee: Standard Microsystems Corporation
    Inventors: Morgan H. Monks, David Haglan
  • Patent number: 7742265
    Abstract: In one embodiment, an ESD protection circuit comprises a switchable current sinking circuit connected to a positive ESD clamp rail voltage, which may be a power supply voltage, and a single trigger control circuit coupled to a control connection of the switchable current sinking circuit. The single trigger control circuit may be configured to couple the control connection of the switchable current sinking circuit to a negative ESD clamp rail voltage, which may be signal ground, during an ESD event occurring on the positive ESD clamp rail connection. In one embodiment, the switchable current sinking circuit is capable of sinking large amounts of current, and the ESD protection circuit is tolerant of rail voltages that exceed the breakdown voltage of semiconductor devices used in constructing the ESD circuit. In one embodiment, the single trigger control circuit is implemented with a single n-well, thereby minimizing the amount of required silicon area during fabrication of the ESD protection circuit.
    Type: Grant
    Filed: June 6, 2005
    Date of Patent: June 22, 2010
    Assignee: Standard Microsystems Corporation
    Inventor: David R. Rice
  • Publication number: 20100135309
    Abstract: A communication system, network, interface, and port architecture are provided for transporting different types of data across a network. The network can be arranged by connecting the ports in a daisy chain fashion to achieve a ring architecture or topology. The network forwards data according to a specific network protocol, and any incoming data that follows that protocol will be sent onto the network. If the incoming data protocol does not match the network protocol, then the incoming data is not sent immediately to the network, but instead is sent to an input pin of a device upon the network specifically designed to receive that incoming data. The network, therefore, has ports that support both compliant and non-compliant incoming data, and the devices that produce such data.
    Type: Application
    Filed: February 2, 2010
    Publication date: June 3, 2010
    Applicant: STANDARD MICROSYSTEMS CORPORATION
    Inventors: Herbert Hetzel, David J. Knapp
  • Patent number: 7710054
    Abstract: A motor controller for a direct current motor includes a first node receiving first PWM signals having a duty cycle indicative of a desired rotational speed of said motor and an input node receiving second digital signals, the frequency of said second signals indicative of the rotational speed of said motor. A frequency-to-PWM circuit is coupled to the input node to provide second PWM signals having a duty cycle corresponding to the rotational speed of the motor. A duty cycle comparator has a first input coupled to the first node and a second input coupled to the second node to generate a control signal for controlling the rotational speed of the motor.
    Type: Grant
    Filed: March 29, 2007
    Date of Patent: May 4, 2010
    Assignee: Standard Microsystems Corporation
    Inventors: Jade H. Alberkrack, Robert Alan Brannen
  • Patent number: 7707437
    Abstract: A power state broadcast mechanism. A master device may broadcast a message through the use of a protocol to each of one or more slave devices to inform the slave devices of the power state of a computer system. The broadcast message may include a protocol header indicating the start of the broadcast transaction, a function type parameter indicating the type of broadcast transaction, and power state data indicating the power state of the computer system. Each of the slave devices may read the protocol header to detect the start of a broadcast transaction, and the function type parameter to determine the type of broadcast transaction. If the function type parameter indicates a power state broadcast transaction, each of the slave devices may read the power state data included in the broadcast message and determine whether to adjust the current power state of the slave device.
    Type: Grant
    Filed: May 3, 2006
    Date of Patent: April 27, 2010
    Assignee: Standard Microsystems Corporation
    Inventors: Alan D. Berenbaum, Raphael Weiss
  • Patent number: 7702832
    Abstract: A simple clock source synchronous DDR data transfer mechanism may be combined with static bus state signaling to replace a complex bus (e.g. USB) with an easy to implement digital serial interconnect bus. This may eliminate various pull-up/pull-down resistors required in USB, and enable the interconnect bus to operate with little or no leakage current when the bus is in an idle state, or data transmission state. All required functionality may be implemented using only two signal pins. The interconnect bus may also enable silicon solutions for high speed USB that do not require a PLL, since the clock may be provided by the transmission source and may thus not need to be recovered from the serial data stream. The digital serial interconnect bus may provide an easy reuse mechanism for USB silicon by enabling a designer to remove the analog PHY and replace it with a serial digital I/O transfer mechanism, while retaining the IP's USB timers, and other protocol specific features.
    Type: Grant
    Filed: June 30, 2006
    Date of Patent: April 20, 2010
    Assignee: Standard Microsystems Corporation
    Inventor: Mark R. Bohm