Patents by Inventor Aaron Martin

Aaron Martin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170268120
    Abstract: An article that includes a polymer-based substrate; and a metallic nano-crystalline coating on at least a portion of the polymer-based substrate, where the metallic nano-crystalline coating defines an average grain size less than about 20 nanometers, where the portion of the polymer-based substrate has a first Young's modulus and the metallic nano-crystalline coating has a second Young's modulus, where the first Young's modulus is at least five times less than the second Young's modulus.
    Type: Application
    Filed: March 14, 2017
    Publication date: September 21, 2017
    Inventors: Edward Claude Rice, Maxwell Layman, Robert F. Proctor, Philip M. Bastnagel, Mark E. Bartolomeo, Jonathan Michael Rivers, Eric Handa, Aaron Martin, Christopher I. Hamilton, Jonathan P. Acker, Nathan J. Cooper
  • Publication number: 20170243627
    Abstract: Described is an apparatus which comprises: a comparator to be clocked by a clock signal to be provided by a clocking circuit, wherein the clocking circuit includes: a voltage controlled delay line having two or more delay cells; a multiplexer coupled to the voltage controlled delay line and operable to configure the clocking circuit as a ring oscillator with the voltage controlled delay line forming at least one delay section of the ring oscillator; and select logic coupled to the multiplexer, the select logic is to receive a signal indicating arrival of an input clock, and is to control the multiplexer according to the indication. Described is also an apparatus which comprises: a data path to receive input data; and a clock path to receive an input clock and to provide a preconditioned clock to the data path when the input clock is absent.
    Type: Application
    Filed: February 18, 2016
    Publication date: August 24, 2017
    Inventors: Mozhgan Mansuri, Aaron Martin, James A. McCall
  • Publication number: 20170203852
    Abstract: There are described herein methods and systems for providing an engine computer with a power request having been determined by an aircraft computer. The power request is sent over a communication bus and once it reaches the engine computer, the latency due to the different update rates of the engine computer and the aircraft computer are compensated for.
    Type: Application
    Filed: January 18, 2016
    Publication date: July 20, 2017
    Inventors: Teuvo SAARIO, Reza PEDRAMI, Aaron MARTIN
  • Patent number: 9536863
    Abstract: Apparatuses for interconnecting integrated circuit dies. A first set of single-ended transmitter circuits are included on a first die. The transmitter circuits are impedance matched and have no equalization. A first set of single-ended receiver circuits are included on a second die. The receiver circuits have no termination and no equalization. Conductive lines are coupled between the first set of transmitter circuits and the first set of receiver circuits. The lengths of the conductive lines are matched. The first die, the first set of single-ended transmitter circuits, the second die, the first set of single ended receiver circuits and the conductive lines are disposed within a first package. A second set of single-ended transmitter circuits are included on the first die. The transmitter circuits are impedance matched and have no equalization. Data transmitted from the second set of transmitter circuits is transmitted according to a data bus inversion (DBI) scheme.
    Type: Grant
    Filed: December 22, 2011
    Date of Patent: January 3, 2017
    Assignee: Intel Corporation
    Inventors: Todd A. Hinck, Zuoguo Wu, Aaron Martin, Andrew W. Martwick, John B. Halbert
  • Publication number: 20160285451
    Abstract: An output driver includes control logic configured to switch on a pull-up circuit and a pull-down circuit to provide an output impedance for a logic low on a transmission line. The output driver includes a variable pull-up resistor. The control logic is configured to switch on the pull-up circuit to a first value of impedance to drive a logic high on the transmission line. The control logic is configured to switch on the pull-up circuit to a second value of impedance and to switch on the pull-down circuit to provide the output impedance to drive a logic low on the transmission line. The system could alternatively be configured for the inverse to switch on a combination of pull-up and pull-down circuits for a logic high, where the pull-down circuit is switched on for a logic low.
    Type: Application
    Filed: October 5, 2015
    Publication date: September 29, 2016
    Inventors: JAMES A. MCCALL, KULJIT S. BAINS, DEREK M. CONROW, AARON MARTIN
  • Publication number: 20160259354
    Abstract: Described is an apparatus which comprises: a first feedback loop to generate a control signal for regulating an output voltage provided to a load; and a second feedback loop, separate from the first feedback loop, to receive the control signal from the first feedback loop, the second feedback loop to regulate the output voltage provided to the load.
    Type: Application
    Filed: March 4, 2015
    Publication date: September 8, 2016
    Inventors: Moonkyun Maeng, Aaron Martin
  • Patent number: 9430792
    Abstract: Methods, systems, computer-readable media, and apparatuses are presented for using cross-domain communication to allow manufacturers and other sellers to use cloud/Internet-based products catalog services without sacrificing the search-engine optimization benefit of catalog pages hosted within the manufacturer's domain. The Same Origin Policy used by many browsers may disallow direct communication to the manufacturer's domain for corporate web site and other functions, on the one hand, and an external domain for an efficiently hosted products catalog, on the other. Some embodiments present the use of the JSONP protocol for cross-domain retrieval of a Catalog Widget that is configured to retrieve product catalog information directly from the external domain. In these embodiments, search-engine optimization is furthered by the efficient production of numerous catalog pages that originate from the external domain yet appear to users and search engine crawlers to be within the manufacturer's domain.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: August 30, 2016
    Assignee: Catalog Data Solutions, Inc.
    Inventors: David Henry Begin, Jr., Aaron Martin Smith, John Cameron Major, Richard Duane Bjorn
  • Patent number: 9374004
    Abstract: A transmission line interface circuit includes a voltage regulator to control a voltage swing of the transmission line interface circuit for signal transmission. The transmission line interface circuit includes complementary driver elements, including a p-type driver element to pull up the transmission line in response to a logic high, and an n-type driver element to pull down the transmission line in response to a logic low. The voltage regulator is coupled between one of the driver elements and a respective voltage reference to reduce a voltage swing of the transmission line interface circuit.
    Type: Grant
    Filed: June 28, 2013
    Date of Patent: June 21, 2016
    Assignee: Intel Corporation
    Inventors: Christopher P. Mozak, Ritesh B. Trivedi, James A. McCall, Aaron Martin
  • Publication number: 20160166664
    Abstract: The present invention utilizes carrier particles to present antigen peptides and proteins to the immune system in such a way as to induce antigen specific tolerance. The carrier particle is designed in order to trigger an immune tolerance effect. The invention is useful for treatment of immune related disorders such as autoimmune disease, transplant rejection and allergic reactions.
    Type: Application
    Filed: July 23, 2015
    Publication date: June 16, 2016
    Applicant: Northwestern University
    Inventors: Stephen Miller, Russell L. Bromley, Michael A. Pleiss, Daniel Getts, Aaron Martin
  • Patent number: 9355693
    Abstract: Embodiments include systems, methods, and apparatuses for reading a data signal from a memory, such as a dynamic random access memory (DRAM). In one embodiment, a memory receiver may include a differential amplifier to receive a data signal from the memory and pass a differential output signal based on a voltage difference between the data signal and a reference voltage. The data signal may have a first direct current (DC) average voltage level, and the differential amplifier may shift the differential output signal to a second DC average voltage level that is substantially constant over a range of values of the first DC average voltage level. In another embodiment, a voltage offset compensation (VOC) circuit may apply a compensation voltage to the output signal that is based on an activated rank or an identity of the memory module. Other embodiments may be described and claimed.
    Type: Grant
    Filed: March 14, 2013
    Date of Patent: May 31, 2016
    Assignee: Intel Corporation
    Inventors: Moonkyun Maeng, Aaron Martin, Hsiao-Ching Chuang
  • Publication number: 20160087918
    Abstract: Described is an apparatus which comprises: logic to convert output of at least one sensor to a digital sensing signal; a router coupled to the sensor, the router to receive the digital sensing signal and to map into circuit data; and one or more communication interfaces, coupled to the router, to forward circuit data to a circuit endpoint. Described is a method which comprises: providing one or more digital sensing signals from a plurality of sensors; receiving the one or more digital sensing signals; generating packets of data using the one or more digital sensing signals; and providing the packets of data to one or more destinations.
    Type: Application
    Filed: September 23, 2014
    Publication date: March 24, 2016
    Inventors: Roger K. Cheng, Stefan Rusu, Aaron Martin
  • Patent number: 9237000
    Abstract: A method and apparatus for transceiver clock architecture with transmit PLL and receive slave delay lines. In one embodiment, the method includes the generation of a transmitter (Tx) clock signal by adjusting a control voltage of a voltage controlled oscillator to lock a phase and frequency of Tx clock signal to a reference clock signal. In one embodiment, a frequency of the Tx clock signal is a multiple of a frequency of the reference clock signal. In one embodiment, a slave delay line may be used, including a plurality of variable delay buffers that are configured according to the control voltage to generate a receiver (Rx) clock signal in response to a received clock signal that is synchronized with the reference clock signal. The Rx clock signal may be provided to data recovery logic to sample data. Other embodiments are described and claimed.
    Type: Grant
    Filed: June 19, 2006
    Date of Patent: January 12, 2016
    Assignee: Intel Corporation
    Inventors: Aaron Martin, Hon Mo Law, Ying Zhou, Joe Salmon, Derek M. Conrow
  • Patent number: 9162550
    Abstract: The present teachings provide for a wire harness mounting assembly including a first retention member, a first guide member, a second retention member, and a second guide member. The first retention member and the first guide member are each configured to be spaced apart from the second retention member and the second guide member to suspend a wire harness across a space defined therebetween.
    Type: Grant
    Filed: October 8, 2013
    Date of Patent: October 20, 2015
    Assignee: DENSO International America, Inc.
    Inventors: Dwayne R. Taylor, Aaron Martin, Jeffrey Basinski
  • Patent number: 9152257
    Abstract: An output driver includes control logic configured to switch on a pull-up circuit and a pull-down circuit to provide an output impedance for a logic low on a transmission line. The output driver includes a variable pull-up resistor. The control logic is configured to switch on the pull-up circuit to a first value of impedance to drive a logic high on the transmission line. The control logic is configured to switch on the pull-up circuit to a second value of impedance and to switch on the pull-down circuit to provide the output impedance to drive a logic low on the transmission line. The system could alternatively be configured for the inverse to switch on a combination of pull-up and pull-down circuits for a logic high, where the pull-down circuit is switched on for a logic low.
    Type: Grant
    Filed: December 28, 2012
    Date of Patent: October 6, 2015
    Assignee: Intel Corporation
    Inventors: James A. McCall, Kuljit S. Bains, Derek M. Conrow, Aaron Martin
  • Publication number: 20150150996
    Abstract: The present invention provides compositions and methods for inducing antigen-specific tolerance in a subject. In one embodiment, the present invention provides a composition comprising an apoptotic body and an epitope of an antigen. Also provided herein are methods of preparing and administering the composition. The composition and methods provided herein can induce antigen-specific tolerance in a subject.
    Type: Application
    Filed: June 6, 2013
    Publication date: June 4, 2015
    Applicant: NORTHWESTERN UNIVERSITY
    Inventors: Stephen Miller, Michael A. Pleiss, Daniel Getts, Aaron Martin
  • Patent number: 9024665
    Abstract: Described is an integrated circuit (IC) which comprises: an input-output (I/O) pad for coupling to a transmission line; a voltage mode driver coupled to the I/O pad, the voltage mode driver having a pull-up driver and a pull-down driver; and a current mode driver coupled to the I/O pad, the current mode driver operable to function in parallel to the voltage mode driver.
    Type: Grant
    Filed: March 13, 2013
    Date of Patent: May 5, 2015
    Assignee: Intel Corporation
    Inventors: Derek M. Conrow, Aaron Martin, James A. McCall
  • Publication number: 20150097089
    Abstract: The present teachings provide for a wire harness mounting assembly including a first retention member, a first guide member, a second retention member, and a second guide member. The first retention member and the first guide member are each configured to be spaced apart from the second retention member and the second guide member to suspend a wire harness across a space defined therebetween.
    Type: Application
    Filed: October 8, 2013
    Publication date: April 9, 2015
    Applicant: DENSO International America, Inc.
    Inventors: Dwayne R. Taylor, Aaron Martin, Jeffrey Basinski
  • Publication number: 20150002408
    Abstract: A transmission line interface circuit includes a voltage regulator to control a voltage swing of the transmission line interface circuit for signal transmission. The transmission line interface circuit includes complementary driver elements, including a p-type driver element to pull up the transmission line in response to a logic high, and an n-type driver element to pull down the transmission line in response to a logic low. The voltage regulator is coupled between one of the driver elements and a respective voltage reference to reduce a voltage swing of the transmission line interface circuit.
    Type: Application
    Filed: June 28, 2013
    Publication date: January 1, 2015
    Inventors: CHRISTOPHER P. MOZAK, RITESH B. TRIVEDI, JAMES A. MCCALL, AARON MARTIN
  • Publication number: 20140266320
    Abstract: Described is an integrated circuit (IC) which comprises: an input-output (I/O) pad for coupling to a transmission line; a voltage mode driver coupled to the I/O pad, the voltage mode driver having a pull-up driver and a pull-down driver; and a current mode driver coupled to the I/O pad, the current mode driver operable to function in parallel to the voltage mode driver.
    Type: Application
    Filed: March 13, 2013
    Publication date: September 18, 2014
    Inventors: Derek M. Conrow, Aaron Martin, James A. McCall
  • Publication number: 20140269130
    Abstract: Embodiments include systems, methods, and apparatuses for reading a data signal from a memory, such as a dynamic random access memory (DRAM). In one embodiment, a memory receiver may include a differential amplifier to receive a data signal from the memory and pass a differential output signal based on a voltage difference between the data signal and a reference voltage. The data signal may have a first direct current (DC) average voltage level, and the differential amplifier may shift the differential output signal to a second DC average voltage level that is substantially constant over a range of values of the first DC average voltage level. In another embodiment, a voltage offset compensation (VOC) circuit may apply a compensation voltage to the output signal that is based on an activated rank or an identity of the memory module. Other embodiments may be described and claimed.
    Type: Application
    Filed: March 14, 2013
    Publication date: September 18, 2014
    Inventors: Moonkyun Maeng, Aaron Martin, Hsiao-Ching Chuang