Patents by Inventor Afshin Momtaz

Afshin Momtaz has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080048896
    Abstract: Embodiments include a system for performing dispersion compensation on an electromagnetic signal received over a communication channel, the electromagnetic signal bearing information at a symbol rate. An interleaved analog to digital converter (“ADC”) block may be used, wherein the interleaved ADC block may be configured to generate a plurality of digitally sampled signals from the electromagnetic signal. An interleaved equalizer block may be configured to digitally process each of the digitally sampled signals generated by the ADC block to generate a plurality of digitally equalized signals. A multiplexer may be configured to aggregate the digitally equalized signals into a composite output signal.
    Type: Application
    Filed: August 27, 2007
    Publication date: February 28, 2008
    Applicant: Broadcom Corporation
    Inventors: Vasudevan Parthasarthy, Sudeep Bhoja, Vivek Telang, Afshin Momtaz
  • Patent number: 7330508
    Abstract: In a method and apparatus for communicating data, a decision feedback equalizer equalizes received data to reduce channel related distortion in the received data. An extracted clock signal is generated from the equalized data. The phase of the extracted clock signal may be adjusted to compensate for processing delay during equalization of the received data. The extracted clock signal may be used to clock a retimer of the decision feedback equalizer to generate recovered data.
    Type: Grant
    Filed: February 9, 2004
    Date of Patent: February 12, 2008
    Assignee: Broadcom Corporation
    Inventor: Afshin Momtaz
  • Patent number: 7324548
    Abstract: Present herein is a multirate transceiver wherein data can be received at a first data rate and transmitted at a second data rate. The transceiver device comprises a first interface for receiving data at one data rate a mapper that can map data from a first rate to the second rate, and a second interface for transmitting the data at the second data rate.
    Type: Grant
    Filed: January 31, 2003
    Date of Patent: January 29, 2008
    Assignee: Broadcom Corporation
    Inventors: Vikram Natarajan, Kang Xiao, Mario Caresosa, Jay Proano, David Chung, Afshin Momtaz, Randy Stolaruk, Xin Wang, Namik Kocaman
  • Patent number: 7325175
    Abstract: A system may adjust the times at which data is sampled by separate sampling mechanisms. Here, it may be desirable to ensure that one sampler samples data at substantially the same time as the other sampler. For example, output data from a high speed sampler that samples received data may be compared with an output of an analog to digital converter that samples the received data at a lower data rate. This difference or relative error may be accumulated over a period of time for given values of delay applied to the clock for the analog to digital converter. In this way, a delay value that minimizes the relative error may be selected as a desired delay value.
    Type: Grant
    Filed: May 4, 2005
    Date of Patent: January 29, 2008
    Assignee: Broadcom Corporation
    Inventor: Afshin Momtaz
  • Publication number: 20080007340
    Abstract: A variable gain amplifier including a stage. The stage having a set of switchable differential pairs. The stage providing a gain range to a signal and adjusting a gain of the signal. At least one differential pair in each stage is permanently enabled. The variable gain amplifier may include a plurality of cascaded stages including the stage. In addition, the variable gain amplifier may be adjusted through an interleaved thermometer coding method.
    Type: Application
    Filed: September 19, 2007
    Publication date: January 10, 2008
    Applicant: BROADCOM CORPORATION
    Inventors: Namik Kocaman, Afshin Momtaz
  • Patent number: 7292101
    Abstract: A variable gain amplifier including a stage. The stage having a set of switchable differential pairs. The stage providing a gain range to a signal and adjusting a gain of the signal. At least one differential pair in each stage is permanently enabled. The variable gain amplifier may include a plurality of cascaded stages including the stage. In addition, the variable gain amplifier may be adjusted through an interleaved thermometer coding method.
    Type: Grant
    Filed: April 27, 2005
    Date of Patent: November 6, 2007
    Assignee: Broadcom Corporation
    Inventors: Namik Kemal Kocaman, Afshin Momtaz
  • Publication number: 20070241802
    Abstract: Embodiments of threshold adjustment circuits are disclosed. An example circuit includes a first differential pair of first and second thin oxide transistors. The first and second thin oxide transistors decrease a DC voltage component of a first or second component of an input signal of the circuit. The example circuit further includes a second differential pair of third and fourth thin oxide transistors. The second and third thin oxide transistors increase a DC voltage component of the first or the second component of the input signal. The example circuit also includes a power supply for providing a supply voltage to the circuit, the power supply having a voltage level above a reliability level of the thin oxide transistors. In the example circuit, each of the differential pair thin oxide transistors is switched by a signal that keeps each of the first, second, third, and fourth thin oxide transistors operating in saturation.
    Type: Application
    Filed: March 30, 2007
    Publication date: October 18, 2007
    Inventors: Namik Kocaman, Afshin Momtaz
  • Patent number: 7266172
    Abstract: The present invention relates in general to integrated circuits, and in particular to method and circuitry for implementing an improved phase-locked loop (PLL) in complementary metal-oxide-semiconductor (CMOS)technology using current-controlled CMOS (C3MOS) logic. In an exemplary embodiment, a phase-locked loop includes a phase-frequency detector, a Gm cell block, a low pass filter and a voltage controlled oscillator. These various elements of the phase-locked loop are connected to one another in a fully differential manner, i.e., each element has an input and/or an output each having at least a differential signal. In one embodiment, each of these various elements of the phase-locked loop is implemented using C3MOS logic.
    Type: Grant
    Filed: March 10, 2004
    Date of Patent: September 4, 2007
    Assignee: Broadcom Corporation
    Inventors: Armond Hairapetian, Jun Cao, Afshin Momtaz
  • Patent number: 7263151
    Abstract: Methods and circuitry for implementing high speed loss-of-signal detectors for use in Gb/s telecommunication applications. The invention measures bit error rate (BER) of the incoming data by comparing the phase of the clock signal extracted from the incoming data with that of a delayed version of the incoming data. The results of this comparison are averaged over time to arrive at the BER. The measured BER is compared to a predetermined threshold value to detect a loss-of-signal condition. The invention adjusts the amount of delay of the incoming data in such a manner as to minimize the capacitive loading on the data line and clock line introduced by the loss-of-signal circuitry.
    Type: Grant
    Filed: March 4, 2002
    Date of Patent: August 28, 2007
    Assignee: Broadcom Corporation
    Inventors: Afshin Momtaz, Pang-Cheng Hsu
  • Publication number: 20070188236
    Abstract: A method and apparatus for an automatic gain control (AGC) loop that utilizes freezing and unfreezing states. A freezing process moves the AGC into a TRANSITION state from a NORMAL state, based on net change of VGA gain control codes over a monitoring time window. The freezing process then moves the AGC into a FROZEN state from the TRANSITION state, based on net change of VGA gain control codes over the monitoring time window. An unfreezing process moves the AGC into the NORMAL state from the FROZEN state, based on signal amplitude changes at the output of the VGA.
    Type: Application
    Filed: March 29, 2007
    Publication date: August 16, 2007
    Inventors: Namik Kocaman, Afshin Momtaz
  • Publication number: 20070110148
    Abstract: A search engine selects initial coefficients for a receive equalizer. The search engine may be incorporated into a communication receiver that includes a decision feedback equalizer and clock and data recovery circuit. Here, the search engine may initialize various adaptation loops that may control the operation of, for example, a decision feedback equalizer, a clock and data recovery circuit and a continuous time filter. The receiver may include an analog-to-digital converter that is used to generate soft decision data for some of the adaptation loops.
    Type: Application
    Filed: November 15, 2005
    Publication date: May 17, 2007
    Inventors: Afshin Momtaz, Rajesh Satapathy, Chung-Jue Chen
  • Publication number: 20070110199
    Abstract: A communication receiver includes a decision feedback equalizer and clock and data recovery circuit. Various adaptation loops may control the operation of the decision feedback equalizer, the clock and data recovery circuit, a continuous time filter, a threshold adjust circuit, and an analog-to-digital clock that is used to generate soft decision data for some of the adaptation loops.
    Type: Application
    Filed: December 2, 2005
    Publication date: May 17, 2007
    Inventors: Afshin Momtaz, Chung-Jue Chen, Hong Chen, Vasudevan Parthasarathy, Rajesh Satapathy
  • Patent number: 7215171
    Abstract: A threshold adjustment circuit including: a current DAC for supplying or sinking a varying current; a differential pair of thin oxide transistors coupled to the DAC and coupled together at a common source node; a power supply for providing a supply voltage having a voltage level above reliability of the thin oxide transistors; and a third transistor for maintaining voltage of the common source node above a predetermined level and to disable the threshold adjustment circuit. The bulk and source of each of the differential pair thin oxide transistors is coupled to the common source node and each of the differential pair thin oxide transistors is switched by a signal to keep each of the differential pair thin oxide transistors in saturation region.
    Type: Grant
    Filed: April 28, 2005
    Date of Patent: May 8, 2007
    Assignee: Broadcom Corporation
    Inventors: Namik Kemal Kocaman, Afshin Momtaz
  • Patent number: 7205792
    Abstract: Methods and circuitry for implementing high speed first-in first-out (FIFO) structures. In one embodiment, a FIFO is disclosed that allows the frequency of one clock, e.g., the write clock, to be different than (e.g., half) that of the other (read) clock. In another embodiment a FIFO is presented that can be set and/or reset asynchronously. Other embodiments are disclosed wherein the read and write pointers are effectively monitored to ensure proper timing relationship, to detect loss of clock as well as to detect other abnormal FIFO conditions.
    Type: Grant
    Filed: December 31, 2004
    Date of Patent: April 17, 2007
    Assignee: Broadcom Corporation
    Inventors: Afshin Momtaz, Xin Wang, Jun Cao, Armond Hairapetian, David Chung
  • Patent number: 7205841
    Abstract: A method and apparatus for an automatic gain control (AGC) loop that utilizes freezing and unfreezing states. A freezing process moves the AGC into a TRANSITION state from a NORMAL state, based on net change of VGA gain control codes over a monitoring time window. The freezing process then moves the AGC into a FROZEN state from the TRANSITION state, based on net change of VGA gain control codes over the monitoring time window. An unfreezing process moves the AGC into the NORMAL state from the FROZEN state, based on signal amplitude changes at the output of the VGA.
    Type: Grant
    Filed: April 22, 2005
    Date of Patent: April 17, 2007
    Assignee: Broadcom Corporation
    Inventors: Namik Kemal Kocaman, Afshin Momtaz
  • Patent number: 7202707
    Abstract: A phase detector includes a first flip flop having a data input coupled to a first clock signal at a first frequency and a clock input coupled to a second clock signal at a second frequency. The frequency of the first clock signal is a multiple of the frequency of the second clock signal. The phase detector also includes a second flip flop having a data input coupled to an output of the first flip flop and a clock input coupled to the second clock signal.
    Type: Grant
    Filed: February 11, 2004
    Date of Patent: April 10, 2007
    Assignee: Broadcom Corporation
    Inventor: Afshin Momtaz
  • Patent number: 7170964
    Abstract: A timing recovery circuit comprises a data-driven phase detector and a digital loop filter. The data-driven phase detector is operably coupled to determine at least a phase difference between an input signal and a feedback clock signal to produce a difference signal. Determining the phase difference can comprise digitally determining a timing difference between the input signal and the feedback clock signal, digitally determining a transition of the input signal to produce a transition detect signal, and digitally updating the timing difference based on the transition detect signal and the feedback clock signal. The timing difference can be digitally updated by pre-filtering the timing difference BY TAKING EVERY N TRANSITON OR AVERAGE OF EVERY N TRANSITIONS at a digital pre-filter, based on a pre-filter clock signal produced from the transition detect signal and the feedback clock signal, to produce the difference signal.
    Type: Grant
    Filed: January 31, 2003
    Date of Patent: January 30, 2007
    Assignee: Broadcom Corporation
    Inventors: Namik Kocaman, Afshin Momtaz
  • Patent number: 7167024
    Abstract: Methods and circuitry for implementing high speed first-in first-out (FIFO) structures. In one embodiment, a FIFO is disclosed that allows the frequency of one clock, e.g., the write clock, to be different than (e.g., half) that of the other (read) clock. In another embodiment a FIFO is presented that can be set and/or reset asynchronously. Other embodiments are disclosed wherein the read and write pointers are effectively monitored to ensure proper timing relationship, to detect loss of clock as well as to detect other abnormal FIFO conditions.
    Type: Grant
    Filed: December 31, 2004
    Date of Patent: January 23, 2007
    Assignee: Broadcom Corporation
    Inventors: Afshin Momtaz, Xin Wang, Jun Cao, Armond Hairapetian, David Chung
  • Publication number: 20060261895
    Abstract: A method and apparatus for an automatic gain control (AGC) loop that utilizes multiple comparators to provide constant bandwidth tracking and step response, as well as fine granularity for decision directed convergence. In one embodiment, an odd number of comparators is used with square-law scaling at the output to achieve constant bandwidth step response for a wide range of input amplitude changes.
    Type: Application
    Filed: May 23, 2005
    Publication date: November 23, 2006
    Inventors: Namik Kocaman, Afshin Momtaz
  • Publication number: 20060256892
    Abstract: An adaptive algorithm is implemented that optimizes the slicer threshold by optimizing the tail distribution of a “+1” and “?1” histogram. Through the use of a low resolution and under-sampled ADC, a histogram of received bit may be created. The difference between the y-intersects of lines derived from the “+1” and “?1” histogram is used to determine an error function. The algorithm iteratively updates the threshold value based on this error function.
    Type: Application
    Filed: May 13, 2005
    Publication date: November 16, 2006
    Inventor: Afshin Momtaz