Patents by Inventor Benjamin Chu

Benjamin Chu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9972686
    Abstract: Techniques related to transistors and integrated circuits having germanium tin, systems incorporating such transistors, and methods for forming them are discussed. Such transistors include a channel region that comprises a germanium tin portion of a fin such that the fin includes a buffer layer disposed over a substrate and the germanium tin portion disposed over the buffer layer.
    Type: Grant
    Filed: March 27, 2014
    Date of Patent: May 15, 2018
    Assignee: Intel Corporation
    Inventors: Ravi Pillarisetty, Van H. Le, Willy Rachmady, Roza Kotlyar, Marko Radosavljevic, Han Wui Then, Sansaptak Dasgupta, Gilbert Dewey, Benjamin Chu-Kung, Jack T. Kavalieros
  • Patent number: 9947780
    Abstract: Transistors for high voltage and high frequency operation. A non-planar, polar crystalline semiconductor body having a top surface disposed between first and second opposite sidewalls includes a channel region with a first crystalline semiconductor layer disposed over the first and second sidewalls. The first crystalline semiconductor layer is to provide a two dimensional electron gas (2DEG) within the channel region. A gate structure is disposed over the first crystalline semiconductor layer along at least the second sidewall to modulate the 2DEG. First and second sidewalls of the non-planar polar crystalline semiconductor body may have differing polarity, with the channel proximate to a first of the sidewalls. The gate structure may be along a second of the sidewalls to gate a back barrier. The polar crystalline semiconductor body may be a group III-nitride formed on a silicon substrate with the (1010) plane on a (110) plane of the silicon.
    Type: Grant
    Filed: August 4, 2016
    Date of Patent: April 17, 2018
    Assignee: Intel Corporation
    Inventors: Han Wui Then, Robert Chau, Benjamin Chu-Kung, Gilbert Dewey, Jack Kavalieros, Matthew Metz, Niloy Mukherjee, Ravi Pillarisetty, Marko Radosavljevic
  • Patent number: 9931611
    Abstract: Articles are provided for absorbing fluids. In embodiments, the articles of the present disclosure are modified to make them hydrophobic, thereby decreasing their affinity for water and similar liquids, while increasing their affinity for other hydrophobic materials, including oil. After use, the articles, in embodiments polyurethane sponges, may have their absorbed materials removed therefrom, and the articles may then be reused to absorb additional materials.
    Type: Grant
    Filed: November 4, 2014
    Date of Patent: April 3, 2018
    Assignee: The Research Foundation for the State University of New York
    Inventors: Benjamin Chu, Benjamin Hsiao, Zhe Wang
  • Publication number: 20180086851
    Abstract: The present disclosure provides methods for producing carboxylated nanocelluloses. Compared with conventional methods, the methods of the present disclosure are simple and cost-effective in the production of carboxylated (or carboxy) nanocelluloses, in embodiments nanofibers and/or nanowhiskers, directly from raw biomass, including lignocellulose wood, non-wood sources, non-lignocellulose wood, lignocellulose or pure cellulose. The carboxy groups on the surface of nanocellulose thus produced can then be easily modified into functional derivatives such as amide, acetate, ether, ester, etc. The resulting nanocelluloses may be used to form purifying agents and/or filters to remove impurities from wastewater.
    Type: Application
    Filed: November 30, 2017
    Publication date: March 29, 2018
    Inventors: Benjamin S. Hsiao, Benjamin Chu, Priyanka R. Sharma
  • Patent number: 9911807
    Abstract: Transistor structures having channel regions comprising alternating layers of compressively and tensilely strained epitaxial materials are provided. The alternating epitaxial layers can form channel regions in single and multigate transistor structures. In alternate embodiments, one of the two alternating layers is selectively etched away to form nanoribbons or nanowires of the remaining material. The resulting strained nanoribbons or nanowires form the channel regions of transistor structures. Also provided are computing devices comprising transistors comprising channel regions comprised of alternating compressively and tensilely strained epitaxial layers and computing devices comprising transistors comprising channel regions comprised of strained nanoribbons or nanowires.
    Type: Grant
    Filed: March 1, 2017
    Date of Patent: March 6, 2018
    Assignee: Intel Corporation
    Inventors: Van H. Le, Benjamin Chu-Kung, Harold Hal W. Kennel, Willy Rachmady, Ravi Pillarisetty, Jack T. Kavalieros
  • Patent number: 9911835
    Abstract: Tunneling field effect transistors (TFETs) for CMOS architectures and approaches to fabricating N-type and P-type TFETs are described. For example, a tunneling field effect transistor (TFET) includes a homojunction active region disposed above a substrate. The homojunction active region includes a relaxed Ge or GeSn body having an undoped channel region therein. The homojunction active region also includes doped source and drain regions disposed in the relaxed Ge or GeSn body, on either side of the channel region. The TFET also includes a gate stack disposed on the channel region, between the source and drain regions. The gate stack includes a gate dielectric portion and gate electrode portion.
    Type: Grant
    Filed: January 19, 2017
    Date of Patent: March 6, 2018
    Assignee: Intel Corporation
    Inventors: Roza Kotlyar, Stephen M. Cea, Gilbert Dewey, Benjamin Chu-Kung, Uygar E. Avci, Rafael Rios, Anurag Chaudhry, Thomas D. Linton, Jr., Ian A. Young, Kelin J. Kuhn
  • Patent number: 9905651
    Abstract: Ge and III-V channel semiconductor devices having maximized compliance and free surface relaxation and methods of fabricating such Ge and III-V channel semiconductor devices are described. For example, a semiconductor device includes a semiconductor fin disposed above a semiconductor substrate. The semiconductor fin has a central protruding or recessed segment spaced apart from a pair of protruding outer segments along a length of the semiconductor fin. A cladding layer region is disposed on the central protruding or recessed segment of the semiconductor fin. A gate stack is disposed on the cladding layer region. Source/drain regions are disposed in the pair of protruding outer segments of the semiconductor fin.
    Type: Grant
    Filed: January 12, 2017
    Date of Patent: February 27, 2018
    Assignee: Intel Corporation
    Inventors: Ravi Pillarisetty, Sansaptak Dasgupta, Niti Goel, Van H. Le, Marko Radosavljevic, Gilbert Dewey, Niloy Mukherjee, Matthew V. Metz, Willy Rachmady, Jack T. Kavalieros, Benjamin Chu-Kung, Harold W. Kennel, Stephen M. Cea, Robert S. Chau
  • Publication number: 20180047839
    Abstract: Techniques are disclosed for forming a non-planar germanium quantum well structure. In particular, the quantum well structure can be implemented with group IV or III-V semiconductor materials and includes a germanium fin structure. In one example case, a non-planar quantum well device is provided, which includes a quantum well structure having a substrate (e.g. SiGe or GaAs buffer on silicon), a IV or III-V material barrier layer (e.g., SiGe or GaAs or AlGaAs), a doping layer (e.g., delta/modulation doped), and an undoped germanium quantum well layer. An undoped germanium fin structure is formed in the quantum well structure, and a top barrier layer deposited over the fin structure. A gate metal can be deposited across the fin structure. Drain/source regions can be formed at respective ends of the fin structure.
    Type: Application
    Filed: October 23, 2017
    Publication date: February 15, 2018
    Applicant: INTEL CORPORATION
    Inventors: RAVI PILLARISETTY, JACK T. KAVALIEROS, WILLY RACHMADY, UDAY SHAH, BENJAMIN CHU-KUNG, MARKO RADOSAVLJEVIC, NILOY MUKHERJEE, GILBERT DEWEY, BEEN Y. JIN, ROBERT S. CHAU
  • Patent number: 9876014
    Abstract: A quantum well transistor has a germanium quantum well channel region. A silicon-containing etch stop layer provides easy placement of a gate dielectric close to the channel. A group III-V barrier layer adds strain to the channel. Graded silicon germanium layers above and below the channel region improve performance. Multiple gate dielectric materials allow use of a high-k value gate dielectric.
    Type: Grant
    Filed: September 20, 2016
    Date of Patent: January 23, 2018
    Assignee: Intel Corporation
    Inventors: Ravi Pillarisetty, Been-Yih Jin, Benjamin Chu-Kung, Matthew V. Metz, Jack T. Kavalieros, Marko Radosavljevic, Roza Kotlyar, Willy Rachmady, Niloy Mukherjee, Gilbert Dewey, Robert S. Chau
  • Patent number: 9871106
    Abstract: Embodiments of the disclosure described herein comprise a tunneling field effect transistor (TFET) having a drain region, a source region having a conductivity type opposite of the drain region, a channel region disposed between the source region and the drain region, a gate disposed over the channel region, and a heterogeneous pocket disposed near a junction of the source region and the channel region. The heterogeneous pocket comprises a semiconductor material different than the channel region, and comprises a tunneling barrier less than the bandgap in the channel region and forming a quantum well in the channel region to in crease a current through the TFET transistor when a voltage applied to the gate is above a threshold voltage.
    Type: Grant
    Filed: December 23, 2013
    Date of Patent: January 16, 2018
    Assignee: Intel Corporation
    Inventors: Uygar E. Avci, Roza Kotlyar, Gilbert Dewey, Benjamin Chu-Kung, Ian A. Young
  • Patent number: 9862665
    Abstract: Membranes are provided for energy efficient purification of alcohol by pervaporation. Such membranes include a nanofibrous scaffold in combination with a barrier layer. The membranes also include zeolites in the barrier layer. The membranes may, in embodiments, also include a substrate.
    Type: Grant
    Filed: December 1, 2014
    Date of Patent: January 9, 2018
    Assignee: The Research Foundation for the State University of New York
    Inventors: Benjamin Chu, Benjamin S. Hsiao, Devinder Mahajan, Tsung-Ming Yeh
  • Patent number: 9865684
    Abstract: An embodiment of the invention includes an epitaxial layer that directly contacts, for example, a nanowire, fin, or pillar in a manner that allows the layer to relax with two or three degrees of freedom. The epitaxial layer may be included in a channel region of a transistor. The nanowire, fin, or pillar may be removed to provide greater access to the epitaxial layer. Doing so may allow for a “all-around gate” structure where the gate surrounds the top, bottom, and sidewalls of the epitaxial layer. Other embodiments are described herein.
    Type: Grant
    Filed: May 8, 2015
    Date of Patent: January 9, 2018
    Assignee: Intel Corporation
    Inventors: Benjamin Chu-Kung, Van Le, Robert Chau, Sansaptak Dasgupta, Gilbert Dewey, Niti Goel, Jack Kavalieros, Matthew Metz, Niloy Mukherjee, Ravi Pillarisetty, Willy Rachmady, Marko Radosavljevic, Han Wui Then, Nancy Zelick
  • Patent number: 9853107
    Abstract: An embodiment includes a III-V material based device, comprising: a first III-V material based buffer layer on a silicon substrate; a second III-V material based buffer layer on the first III-V material based buffer layer, the second III-V material including aluminum; and a III-V material based device channel layer on the second III-V material based buffer layer. Another embodiment includes the above subject matter and the first and second III-V material based buffer layers each have a lattice parameter equal to the III-V material based device channel layer. Other embodiments are included herein.
    Type: Grant
    Filed: March 28, 2014
    Date of Patent: December 26, 2017
    Assignee: Intel Corporation
    Inventors: Matthew V. Metz, Jack T. Kavalieros, Gilbert Dewey, Willy Rachmady, Benjamin Chu-Kung, Marko Radosavljevic, Han Wui Then, Ravi Pillarisetty, Robert S. Chau
  • Patent number: 9847448
    Abstract: Methods of forming III-V LED structures on silicon fin templates are described. Those methods and structures may include forming an n-doped III-V layer on a silicon (111) plane of a silicon fin, forming a quantum well layer on the n-doped III-V layer, forming a p-doped III-V layer on the quantum well layer, and then forming an ohmic contact layer on the p-doped III-V layer.
    Type: Grant
    Filed: September 27, 2013
    Date of Patent: December 19, 2017
    Assignee: Intel Corporation
    Inventors: Sansaptak Dasgupta, Han Wui Then, Robert S. Chau, Marko Radosavljevic, Benjamin Chu-Kung, Sanaz Gardner
  • Patent number: 9847432
    Abstract: Methods of forming high voltage (111) silicon nano-structures are described. Those methods and structures may include forming a III-V device layer on (111) surface of a silicon fin structure, forming a 2DEG inducing polarization layer on the III-V device layer, forming a source/drain material on a portion of the III-V device layer on terminal ends of the silicon fin. A middle portion of the silicon fin structure between the source and drain regions may be removed, and backfilled with a dielectric material, and then a gate dielectric and a gate material may be formed on the III-V device layer.
    Type: Grant
    Filed: September 25, 2013
    Date of Patent: December 19, 2017
    Assignee: Intel Corporation
    Inventors: Sansaptak Dasgupta, Han Wui Then, Sanaz Gardner, Benjamin Chu-Kung, Marko Radosavljevic, Seung Hoon Sung, Robert Chau
  • Publication number: 20170326486
    Abstract: Membranes suitable for use in membrane distillation are provided. Such membranes may include nano-fibrous layers with adjustable pore sizes. The membranes may include a hydrophobic nano fibrous scaffold and a thin hydrophilic protecting layer that can significantly reduce fouling and scaling problems.
    Type: Application
    Filed: November 18, 2015
    Publication date: November 16, 2017
    Inventors: Benjamin Chu, Benjamin S. Hsiao
  • Patent number: 9818870
    Abstract: An apparatus including a heterostructure disposed on a substrate and defining a channel region, the heterostructure including a first material having a first band gap less than a band gap of a material of the substrate and a second material having a second band gap that is greater than the first band gap; and a gate stack on the channel region, wherein the second material is disposed between the first material and the gate stack. A method including forming a first material having a first band gap on a substrate; forming a second material having a second band gap greater than the first band gap on the first material; and forming a gate stack on the second material.
    Type: Grant
    Filed: September 27, 2013
    Date of Patent: November 14, 2017
    Assignee: Intel Corporation
    Inventors: Willy Rachmady, Van H. Le, Ravi Pillarisetty, Marko Radosavljevic, Gilbert Dewey, Niloy Mukherjee, Jack T. Kavalieros, Robert S. Chau, Benjamin Chu-Kung, Roza Kotlyar
  • Patent number: 9818884
    Abstract: An embodiment includes a device comprising: a first epitaxial layer, coupled to a substrate, having a first lattice constant; a second epitaxial layer, on the first layer, having a second lattice constant; a third epitaxial layer, contacting an upper surface of the second layer, having a third lattice constant unequal to the second lattice constant; and an epitaxial device layer, on the third layer, including a channel region; wherein (a) the first layer is relaxed and includes defects, (b) the second layer is compressive strained and the third layer is tensile strained, and (c) the first, second, third, and device layers are all included in a trench. Other embodiments are described herein.
    Type: Grant
    Filed: March 28, 2014
    Date of Patent: November 14, 2017
    Assignee: Intel Corporation
    Inventors: Van H. Le, Benjamin Chu-Kung, Jack T. Kavalieros, Ravi Pillarisetty, Willy Rachmady, Harold W. Kennel
  • Publication number: 20170323946
    Abstract: A III-N semiconductor channel is formed on a III-N transition layer formed on a (111) or (110) surface of a silicon template structure, such as a fin sidewall. In embodiments, the silicon fin has a width comparable to the III-N epitaxial film thicknesses for a more compliant seeding layer, permitting lower defect density and/or reduced epitaxial film thickness. In embodiments, a transition layer is GaN and the semiconductor channel comprises Indium (In) to increase a conduction band offset from the silicon fin. In other embodiments, the fin is sacrificial and either removed or oxidized, or otherwise converted into a dielectric structure during transistor fabrication. In certain embodiments employing a sacrificial fin, the III-N transition layer and semiconductor channel is substantially pure GaN, permitting a breakdown voltage higher than would be sustainable in the presence of the silicon fin.
    Type: Application
    Filed: July 21, 2017
    Publication date: November 9, 2017
    Inventors: Han Wui THEN, Sansaptak DASGUPTA, Marko RADOSAVLJEVIC, Benjamin CHU-KUNG, Sanaz GARDNER, Seung Hoon SUNG, Robert S. Chau
  • Patent number: 9806203
    Abstract: A III-N semiconductor channel is compositionally graded between a transition layer and a III-N polarization layer. In embodiments, a gate stack is deposited over sidewalls of a fin including the graded III-N semiconductor channel allowing for formation of a transport channel in the III-N semiconductor channel adjacent to at least both sidewall surfaces in response to a gate bias voltage. In embodiments, a gate stack is deposited completely around a nanowire including a III-N semiconductor channel compositionally graded to enable formation of a transport channel in the III-N semiconductor channel adjacent to both the polarization layer and the transition layer in response to a gate bias voltage.
    Type: Grant
    Filed: June 9, 2016
    Date of Patent: October 31, 2017
    Assignee: Intel Corporation
    Inventors: Han Wui Then, Sansaptak Dasgupta, Marko Radosavljevic, Benjamin Chu-Kung, Seung Hoon Sung, Sanaz K. Gardner, Robert S. Chau