Patents by Inventor Carlos A. Mazure

Carlos A. Mazure has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110133822
    Abstract: This invention provides a semiconductor device structure formed on a conventional semiconductor-on-insulator (SeOI) substrate defined by a pattern defining at least one field-effect transistor having: in the thin film of the SeOI substrate, a source region, a drain region, a channel region, and a front control gate region formed above the channel region; and in the base substrate beneath the buried oxide of the SeOI substrate, a back control gate region, arranged under the channel region and configured to shift the threshold voltage of the transistor in response to bias voltages. This invention also provides patterns defining standard-cell-type circuit structures and data-path-cell type circuit structures that include arrays of the FET patterns provided by this invention. Such circuit structures also include back gate lines connecting the back gate control regions. This invention also provides methods of operating and designing such semiconductor device structures.
    Type: Application
    Filed: January 25, 2011
    Publication date: June 9, 2011
    Inventors: Carlos Mazure, Richard Ferrant
  • Patent number: 7919393
    Abstract: A method for forming a structure that includes a relaxed or pseudo-relaxed layer on a substrate. The method includes the steps of growing an elastically stressed layer of semiconductor material on a donor substrate; forming a glassy layer of a viscous material on the stressed layer; removing a portion of the donor substrate to form a structure that includes the glassy layer, the stressed layer and a surface layer of donor substrate material; patterning the stressed layer; and heat treating the structure at a temperature of at least a viscosity temperature of the glassy layer to relax the stressed layer and form the relaxed or pseudo-relaxed layer of the structure.
    Type: Grant
    Filed: April 28, 2010
    Date of Patent: April 5, 2011
    Assignee: S.O.I.Tec Silicon on Insulator Technologies
    Inventors: Bruno Ghyselen, Carlos Mazure, Emmanuel Arene
  • Publication number: 20110042780
    Abstract: In preferred embodiments, this invention provides a semiconductor structure that has a semi-conducting support, an insulating layer arranged on a portion of the support and a semi-conducting superficial layer arranged on the insulating layer. Electronic devices can be formed in the superficial layer and also in the exposed portion of the semi-conducting bulk region of the substrate not covered by the insulating layer. The invention also provides methods of fabricating such semiconductor structures which, starting from a substrate that includes a semi-conducting superficial layer arranged on a continuous insulating layer both of which being arranged on a semi-conducting support, by transforming at least one selected region of a substrate so as to form an exposed semi-conducting bulk region of the substrate.
    Type: Application
    Filed: May 18, 2009
    Publication date: February 24, 2011
    Applicant: S.O.I Tec Silicon on Insulator Technologies
    Inventors: Bich-Yen Nguyen, Carlos Mazure
  • Publication number: 20110012200
    Abstract: Embodiments of the invention relate to substrates comprising a base wafer, an insulating layer and a top semiconductor layer, wherein the insulating layer comprises at least a zone wherein a density of charges is in absolute value higher than 1010 charges/cm2. The invention also relates to processes for making such substrates.
    Type: Application
    Filed: March 13, 2008
    Publication date: January 20, 2011
    Applicant: S.O.I. TEC SILICON ON INSULATOR TECHNOLOGIES
    Inventors: Frederic Allibert, Gweltaz Gaudin, Fabrice Lallement, Didier Landru, Karine Landry, Mohamad Shaheen, Carlos Mazure
  • Patent number: 7833877
    Abstract: This invention relates to a method for producing a substrate by transferring a layer of a material from a donor substrate to a support substrate, and then by removing a part of the layer of material to form the thin layer. The step of removing a part of the layer of material to form the thin layer comprises forming an amorphous layer in a part of the thin layer, and then recrystallizing the amorphous layer.
    Type: Grant
    Filed: October 23, 2007
    Date of Patent: November 16, 2010
    Assignee: S.O.I.Tec Silicon on Insulator Technologies
    Inventors: Konstantin Bourdelle, Carlos Mazure
  • Patent number: 7799651
    Abstract: The present invention relates to a method of treating a structure produced from semiconductor materials, wherein the structure includes a first and second substrates defining a common interface that has defects. The method includes forming a layer, called the disorganized layer, which includes the interface, in which at least a part of the crystal lattice is disorganized; and reorganizing the crystal lattice of the disorganized layer in order to force the defects back deeper into the first substrate.
    Type: Grant
    Filed: June 30, 2008
    Date of Patent: September 21, 2010
    Assignee: S.O.I.Tec Silicon on Insulator Technologies
    Inventors: Carlos Mazure, Ian Cayrefourcq, Konstantin Bourdelle
  • Patent number: 7785995
    Abstract: Pile ups of threading dislocations in thick graded buffer layer are reduced by enhancing dislocation gliding. During formation of a graded SiGe buffer layer, deposition of SiGe from a silicon precursor and a germanium precursor is interrupted one or more times with periods in which the flow of the silicon precursor to the substrate is stopped while the flow of the germanium precursor to the substrate is maintained.
    Type: Grant
    Filed: May 9, 2006
    Date of Patent: August 31, 2010
    Assignees: ASM America, Inc., S.O.I. Tec Silicon on Insulator Technologies, S.A.
    Inventors: Nyles W. Cody, Chantal Arena, Pierre Tomasini, Carlos Mazure
  • Publication number: 20100210090
    Abstract: A method for forming a structure that includes a relaxed or pseudo-relaxed layer on a substrate. The method includes the steps of growing an elastically stressed layer of semiconductor material on a donor substrate; forming a glassy layer of a viscous material on the stressed layer; removing a portion of the donor substrate to form a structure that includes the glassy layer, the stressed layer and a surface layer of donor substrate material; patterning the stressed layer; and heat treating the structure at a temperature of at least a viscosity temperature of the glassy layer to relax the stressed layer and form the relaxed or pseudo-relaxed layer of the structure.
    Type: Application
    Filed: April 28, 2010
    Publication date: August 19, 2010
    Inventors: Bruno Ghyselen, Carlos Mazure, Emmanuel Arene
  • Patent number: 7767545
    Abstract: A process for the manufacture of a substrate having a top layer of a first material and an underlying layer of a second material whose lattice parameter is different from that of the first material. The process includes the steps of conducting an amorphization of the top layer to create an amorphous region in the top layer lying between an exposed surface and an amorphization interface, with that portion of the top layer below the interface being shielded from the amorphization and remaining as a crystalline structure; recrystallizing the amorphous region while also creating a network of defects at the interface, wherein the network forms a boundary for dislocations from the crystalline structure of the top layer, and containing the dislocations in the portion of the top layer that is located below the interface. Also, the substrates obtained by the method.
    Type: Grant
    Filed: March 29, 2006
    Date of Patent: August 3, 2010
    Assignee: S.O.I.Tec Silicon on Insulator Technologies
    Inventors: Konstantin Bourdelle, Carlos Mazure
  • Patent number: 7736988
    Abstract: A method for forming a relaxed or pseudo-relaxed useful layer on a substrate is described. The method includes growing a strained semiconductor layer on a donor substrate, bonding a receiver substrate to the strained semiconductor layer by a vitreous layer of a material that becomes viscous above a certain viscosity temperature to form a first structure. The method further includes detaching the donor substrate from the first structure to form a second structure comprising the receiver substrate, the vitreous layer, and the strained layer, and then heat treating the second structure at a temperature and time sufficient to relax strains in the strained semiconductor layer and to form a relaxed or pseudo-relaxed useful layer on the receiver substrate.
    Type: Grant
    Filed: February 2, 2006
    Date of Patent: June 15, 2010
    Assignee: S.O.I.Tec Silicon on Insulator Technologies
    Inventors: Bruno Ghyselen, Carlos Mazure, Emmanuel Arene
  • Patent number: 7670929
    Abstract: The invention provides methods of direct bonding substrates at least one of which includes a layer of semiconductor material that extends over its front face or in the proximity thereof. The provided methods include, prior to bonding, subjecting the bonding face of at least one substrate comprising a semiconductor material to selected heat treatment at a selected temperature and in a selected gaseous atmosphere. The bonded substrates are useful for electronic, optic, or optoelectronic applications.
    Type: Grant
    Filed: January 17, 2007
    Date of Patent: March 2, 2010
    Assignee: S.O.I. Tec Silicon on Insulator Technologies
    Inventors: Konstantin Bourdelle, Carlos Mazure, Olivier Rayssac, Pierre Rayssac, legal representative, Giséle Rayssac, legal representative
  • Publication number: 20100032805
    Abstract: The present invention provides methods for relaxing a strained-material layer and structures produced by the methods. Briefly, the methods include depositing a first low-viscosity layer that includes a first compliant material on the strained-material layer, depositing a second low-viscosity layer that includes a second compliant material on the strained-material layer to form a first sandwiched structure and subjecting the first sandwiched structure to a heat treatment such that the reflow of the first and the second low-viscosity layers permits the strained-material layer to at least partly relax.
    Type: Application
    Filed: December 22, 2008
    Publication date: February 11, 2010
    Inventors: Fabrice LETERTRE, Carlos MAZURE
  • Publication number: 20090321829
    Abstract: In preferred embodiments, the invention provides substrates that include a support, a first insulating layer arranged on the support, a non-mono-crystalline semi-conducting layer arranged on the first insulating layer, a second insulating layer arranged on the non-mono-crystalline semi-conducting layer; and top layer disposed on the second insulating layer. Additionally, a first gate electrode can be formed on the top layer and a second gate electrode can be formed in the non-mono-crystalline semi-conducting layer. The invention also provides methods for manufacture of such substrates.
    Type: Application
    Filed: May 21, 2009
    Publication date: December 31, 2009
    Inventors: Bich-Yen Nguyen, Carlos Mazure
  • Publication number: 20090321873
    Abstract: In one embodiment, the invention provides substrates that are structured so that devices fabricated in a top layer thereof have properties similar to the same devices fabricated in a standard high resistivity substrate. Substrates of the invention include a support having a standard resistivity, a semiconductor layer arranged on the support substrate having a high-resistivity, preferably greater than about 1000 Ohms-cm, an insulating layer arranged on the high-resistivity layer, and a top layer arranged on the insulating layer. The invention also provides methods for manufacturing such substrates.
    Type: Application
    Filed: May 21, 2009
    Publication date: December 31, 2009
    Inventors: Bich-Yen Nguyen, Carlos Mazure
  • Publication number: 20090321872
    Abstract: In one embodiment, the invention provides engineered substrates having a support with surface pits, an intermediate layer of amorphous material arranged on the surface of the support so as to at least partially fill the surface pits, and a top layer arranged on the intermediate layer. The invention also provides methods for manufacturing the engineered substrates which deposit an intermediate layer on a pitted surface of a support so as to at least partially fill the surface pits, then anneal the intermediate layer, then assemble a donor substrate with the annealed intermediate layer to form an intermediate structure, and finally reduce the thickness of the donor substrate portion of the intermediate structure in order to form the engineered substrate.
    Type: Application
    Filed: May 20, 2009
    Publication date: December 31, 2009
    Inventors: Bich-Yen Nguyen, Carlos Mazure
  • Patent number: 7575988
    Abstract: A method of fabricating a hybrid substrate by direct bonding of donor and receiver substrates where each substrate has a respective front face and surface, with the front face of the receiver substrate having a semiconductor material near the surface, and the donor substrate including a zone of weakness that defines a layer to be transferred. The method includes preparing the substrate surfaces by exposing the surface of the receiver substrate to a temperature from about 900° C. to about 1200° C. in an inert atmosphere for at least 30 sec; directly bonding together the front faces of the prepared substrates to form a composite substrate; heat treating the composite substrate to increase bonding strength between the front surfaces of the donor and receiver substrates; and transferring the layer from the donor substrate by detaching the remainder of the donor substrate at the zone of weakness.
    Type: Grant
    Filed: August 1, 2007
    Date of Patent: August 18, 2009
    Assignee: S.O.I.Tec Silicon on Insulator Technologies
    Inventors: Konstantin Bourdelle, Carlos Mazure, Pierre Rayssac, legal representative, Gisèle Rayssac, legal representative, Olivier Rayssac
  • Patent number: 7572714
    Abstract: The invention relates to a method of producing a film intended for applications in electronics, optics or optronics starting from an initial wafer, which includes a step of implanting atomic species through one of the faces of the wafer. This method includes forming a step of defined height around the periphery of the wafer, with the step having a mean thickness that is less than that of the wafer; and selectively implanting atomic species through a face of the wafer but not through the step to form an implanted zone at a defined implant depth with the film being defined between the face of the wafer and the implanted zone. The implantation of atomic species into the step can be prevented by forming a protective layer at least over the step or by masking the step. The invention also relates to a wafer obtainable by the method.
    Type: Grant
    Filed: September 6, 2005
    Date of Patent: August 11, 2009
    Assignee: S.O.I.Tec Silicon on Insulator Technologies
    Inventors: Cécile Aulnette, Ian Cayrefourcq, Carlos Mazure
  • Patent number: 7510949
    Abstract: Methods for producing a multilayer semiconductor structure are described. In an embodiment, the method includes providing a support substrate made of a first semiconductor material having a first lattice parameter, and depositing a layer of a second semiconductor material having a second lattice parameter, substantially different than the first, onto the support substrate to form an intermediate structure having an interface therebetween, the depositing being conducted such that most of the defects are confined to an adaptation layer located in a region adjacent to the interface. The method also includes creating a zone of weakness in the intermediate structure, bonding the second semiconductor material layer to a target substrate, detaching the support substrate at the zone to obtain a multilayer semiconductor structure having an exposed surface where detached, and fully removing the adaptation layer to obtain a relaxed thin layer of the second semiconductor material having a high quality surface.
    Type: Grant
    Filed: April 13, 2005
    Date of Patent: March 31, 2009
    Assignee: S.O.I.Tec Silicon on Insulator Technologies
    Inventors: Carlos Mazure, Bruno Ghyselen
  • Publication number: 20090014720
    Abstract: The present invention relates to a method of treating a structure produced from semiconductor materials, wherein the structure includes a first and second substrates defining a common interface that has defects. The method includes forming a layer, called the disorganized layer, which includes the interface, in which at least a part of the crystal lattice is disorganized; and reorganizing the crystal lattice of the disorganized layer in order to force the defects back deeper into the first substrate.
    Type: Application
    Filed: June 30, 2008
    Publication date: January 15, 2009
    Inventors: Carlos MAZURE, Ian Cayrefourcq, Konstantin Bourdelle
  • Publication number: 20080303061
    Abstract: A process for the manufacture of a substrate having a top layer of a first material and an underlying layer of a second material whose lattice parameter is different from that of the first material. The process includes the steps of conducting an amorphization of the top layer to create an amorphous region in the top layer lying between an exposed surface and an amorphization interface, with that portion of the top layer below the interface being shielded from the amorphization and remaining as a crystalline structure; recrystallizing the amorphous region while also creating a network of defects at the interface, wherein the network forms a boundary for dislocations from the crystalline structure of the top layer, and containing the dislocations in the portion of the top layer that is located below the interface. Also, the substrates obtained by the method.
    Type: Application
    Filed: March 29, 2006
    Publication date: December 11, 2008
    Inventors: Konstantin Bourdelle, Carlos Mazure