Patents by Inventor Chao-I Wu

Chao-I Wu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7839695
    Abstract: Methods are described for improving the retention of a memory device by execution of a retention improvement procedure. The retention improvement procedure comprises a baking process of the memory device in a high temperature environment, a verifying process of the memory device that checks the logic state of memory cells, and a reprogramming process to program the memory device once again by programming memory cells in a 0-state to a high-Vt state. The baking step of placing the memory device in a high temperature environment causes a charge loss by expelling shallow trapped charges, resulting in the improvement of retention reliability.
    Type: Grant
    Filed: April 27, 2007
    Date of Patent: November 23, 2010
    Assignee: Macronix International Co., Ltd.
    Inventors: Chao-I Wu, Tzu Hsuan Hsu
  • Publication number: 20100290293
    Abstract: A method of identifying logical information in a cell, particularly in a programming by hot hole injection nitride electron storage (PHINES) cell by one-side reading scheme is disclosed. The method comprise steps of: erasing the first region and the second region of PHINES cell by increasing a local threshold voltage (Vt) to a certain value; programming at least one of the first region and the second region of the PHINES cell by hot hole injection; and reading a logical state of the PHINES cell by measuring an output current of one of the first region and the second region; wherein different quantity of the output current is caused by interaction between different quantity of the hot hole stored in the first region and the second region, so as to determine the logical state of the PHINES cell by one-side reading scheme.
    Type: Application
    Filed: July 28, 2010
    Publication date: November 18, 2010
    Applicant: MACRONIX INTERNATIONAL CO.,LTD.
    Inventors: Chao-I Wu, Ming-Hsiu Lee, Tzu-Hsuan Hsu
  • Patent number: 7817472
    Abstract: An operating method of a memory array is provided. The operating method includes performing a programming operation. The programming operation is performed by applying a first voltage to a bit line of the memory array and a second voltage to a plurality of word lines of the memory array to cause simultaneously programming a plurality of selected memory cells in the memory array.
    Type: Grant
    Filed: July 8, 2008
    Date of Patent: October 19, 2010
    Assignee: MACRONIX International Co., Ltd.
    Inventors: Ming-Chang Kuo, Ming-Hsiu Lee, Chao-I Wu
  • Patent number: 7804711
    Abstract: A method for erasing a plurality of two-bit memory cells, each two-bit memory cell comprises a first bit and a second bit. A reference voltage is applied to a first bit line and a second bit line, the first bit line being associated with the first bits of each two-bit memory cell and the second bit line associated with the second bits of each two-bit memory cell. Then a control activation voltage is applied to a first bit line select and a second bit line select, each bit line associated with the first bits and the second bits of each memory cell, respectively. Then an operating voltage is applied to a plurality of word lines associated with each two-bit memory cell, wherein the operating voltage is between 14 and 20 volts.
    Type: Grant
    Filed: February 22, 2008
    Date of Patent: September 28, 2010
    Assignee: MACRONIX International Co., Ltd.
    Inventor: Chao-I Wu
  • Publication number: 20100221851
    Abstract: A semiconductor process test structure comprises an electrode, a charge-trapping layer, and a diffusion region. The test structure is a capacitor-like structure in which the charge-trapping layer will trap charges during various processing steps. Gate-induced drain leakage (GIDL) measurement techniques can then be used to characterize the charging status of the test structure.
    Type: Application
    Filed: May 11, 2010
    Publication date: September 2, 2010
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Ming-Hsiu Lee, Chao-I Wu, Ming-Chang Kuo
  • Patent number: 7778076
    Abstract: A memory unit is provided herein. Two non-volatile devices are used to store a logic state of the memory unit into the non-volatile devices. Although a power supply for the memory unit is shut down, the non-volatile devices still keep the data stored therein. The present invention not only has an advantage of high speed operation of a static random access memory (SRAM), but also has a function for storing data of a non-volatile memory.
    Type: Grant
    Filed: June 25, 2007
    Date of Patent: August 17, 2010
    Assignee: MACRONIX International Co., Ltd.
    Inventors: Ming-Chang Kuo, Chao-I Wu
  • Patent number: 7773430
    Abstract: A method of identifying logical information in a cell, particularly in a programming by hot hole injection nitride electron storage (PHINES) cell by one-side reading scheme is disclosed. The method comprise steps of: erasing the first region and the second region of PHINES cell by increasing a local threshold voltage (Vt) to a certain value; programming at least one of the first region and the second region of the PHINES cell by hot hole injection; and reading a logical state of the PHINES cell by measuring an output current of one of the first region and the second region; wherein different quantity of the output current is caused by interaction between different quantity of the hot hole stored in the first region and the second region, so as to determine the logical state of the PHINES cell by one-side reading scheme.
    Type: Grant
    Filed: December 18, 2008
    Date of Patent: August 10, 2010
    Assignee: Macronix International Co., Ltd.
    Inventors: Chao-I Wu, Ming-Hsiu Lee, Tzu-Hsuan Hsu
  • Publication number: 20100193858
    Abstract: A NAND based memory device uses inversion bit lines in order to eliminate the need for implanted bit lines. As a result, the cell size can be reduced, which can provide greater densities in smaller packaging. In another aspect, a method for fabricating a NAND based memory device that uses inversion bit lines is disclosed.
    Type: Application
    Filed: April 8, 2010
    Publication date: August 5, 2010
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventor: Chao-I Wu
  • Patent number: 7763927
    Abstract: A non-volatile memory cell may include a semiconductor substrate; a source region in a portion of the substrate; a drain region within a portion of the substrate; a well region within a portion of the substrate. The memory cell may further include a first carrier tunneling layer over the substrate; a charge storage layer over the first carrier tunneling layer; a second carrier tunneling layer over the charge storage layer; and a conductive control gate over the second carrier tunneling layer. Specifically, the drain region is spaced apart from the source region, and the well region may surround at least a portion of the source and drain regions. In one example, the second carrier tunneling layer provides hole tunneling during an erasing operation and may include at least one dielectric layer.
    Type: Grant
    Filed: December 15, 2005
    Date of Patent: July 27, 2010
    Assignee: Macronix International Co., Ltd.
    Inventors: Chao-I Wu, Tzu-Hsuan Hsu, Hang-Ting Lue, Erh-Kun Lai
  • Patent number: 7759726
    Abstract: The present invention disclosed a non-volatile memory device and fabricating method thereof. The structure of non-volatile memory device at least comprises a substrate, several dielectric strips, several bit lines, a dielectrically stacking multi-layer, and several word lines. The substrate has several recesses. The dielectric strips are formed on the substrate, and each of the recess is interposed between two adjacent dielectric strips. The bit lines are respectively formed on the dielectric strips. The dielectrically stacking multi-layer comprising a charge-trapping layer is disposed on the bit lines and the recesses. The word lines are formed on the dielectrically stacking multi-layer and intersecting to the bit lines. When a voltage is applied to the bit lines, a plurality of inversion regions are respectively generated on the substrate.
    Type: Grant
    Filed: July 12, 2005
    Date of Patent: July 20, 2010
    Assignee: Macronix International Co., Ltd.
    Inventors: Chao-Lun Yu, Chao-I Wu
  • Patent number: 7759721
    Abstract: A non-volatile memory device comprises a substrate with the dielectric layer formed thereon. A control gate and a floating gate are then formed on top of the dielectric layer. Accordingly, a non-volatile memory device can be constructed using a single poly process that is compatible with conventional CMOS processes. In addition, an assist gate, or assist gates are formed on the dielectric layer next to and between the control gate and floating gate respectively. The assist gates are used to form inversion diffusion regions in the substrate. By using the assist gates to form inversion diffusion regions, the overall size of the device can be reduced, which can improve device density.
    Type: Grant
    Filed: May 17, 2006
    Date of Patent: July 20, 2010
    Assignee: Macronix International Co., Ltd.
    Inventors: Ming-Chang Kuo, Chao-I Wu
  • Patent number: 7755129
    Abstract: A memory structure that combines embedded flash memory and PPROM. The PPROM can be used as a memory structure. The flash memory can be used, e.g., as air replacement cells or back up memory, or additional memory cells. The PPROM cells are stacked on top of the flash memory cells and the PPROM density can be increased by implementing three-dimensional PPROM structure.
    Type: Grant
    Filed: August 15, 2005
    Date of Patent: July 13, 2010
    Assignee: Macronix International Co., Ltd.
    Inventor: Chao I Wu
  • Patent number: 7738300
    Abstract: A method of programming a memory cell is described. The memory cell includes a gate with a charge trapping layer isolated from a substrate for storing data with a first region and a second region separated from the first region. The method of programming the memory cell includes applying a first voltage arrangement with a first gate voltage for programming the first region and applying a second voltage arrangement with a second gate voltage for programming the second region. The first gate voltage is greater than the second gate voltage.
    Type: Grant
    Filed: August 18, 2008
    Date of Patent: June 15, 2010
    Assignee: MACRONIX International Co., Ltd.
    Inventor: Chao-I Wu
  • Publication number: 20100135086
    Abstract: A method of operating a non-volatile memory cell is described, including pre-erasing the cell through double-side biased (DSB) injection of a first type of carrier and programming the cell through Fowler-Nordheim (FN) tunneling of a second type of carrier.
    Type: Application
    Filed: December 2, 2008
    Publication date: June 3, 2010
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventor: Chao-I Wu
  • Patent number: 7718491
    Abstract: A NAND based memory device uses inversion bit lines in order to eliminate the need for implanted bit lines. As a result, the cell size can be reduced, which can provide greater densities in smaller packaging. In another aspect, a method for fabricating a NAND based memory device that uses inversion bit lines is disclosed.
    Type: Grant
    Filed: June 16, 2006
    Date of Patent: May 18, 2010
    Assignee: Macronix International Co., Ltd.
    Inventor: Chao-I Wu
  • Publication number: 20100090268
    Abstract: A memory applicable to an embedded memory is provided. The memory includes a substrate, a gate, a charge-trapping gate dielectric layer, a source, and a drain. The gate is disposed above the substrate. The charge-trapping gate dielectric layer is disposed between the gate and the substrate. The source and the drain are disposed in the substrate beside the gate respectively.
    Type: Application
    Filed: December 18, 2009
    Publication date: April 15, 2010
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventor: Chao-I Wu
  • Publication number: 20100074027
    Abstract: A non-volatile VG memory array employing memory semiconductor cells capable of storing two bits of information having a non-conducting charge trapping dielectric, such as silicon nitride, layered in associating with at least one electrical insulating layer, such as an oxide, is disclosed. Bit lines of the memory array are capable of transmitting positive voltage to reach the source/drain regions of the memory cells of the array. A method that includes the hole injection erasure of the memory cells of the array that lowers the voltage threshold of the memory cells to a value lower than the initial voltage threshold of the cells is disclosed. The hole injection induced lower voltage threshold reduces the second bit effect such that the window of operation between the programmed and un-programmed voltage thresholds of the bits is widened. The programming and read steps reduce leakage current of the memory cells in the array.
    Type: Application
    Filed: September 19, 2008
    Publication date: March 25, 2010
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventor: Chao-I Wu
  • Patent number: 7684252
    Abstract: Charge trapping memory devices and methods are included for increasing a second bit operation window by a fringe-induced effect. The fringe-induced effect occurs in areas underneath a word line so that when a hole injection method is applied to a memory device, hole charges are stored in a charge trapping layer that intersects with a word line and the hole charges are stored along fringes of the word line. In one embodiment, a virtual ground array includes a charge trapping layer that is disposed between two dielectrics such that there is not a charge trapping layer over source and drain regions. After a hole injection is applied to the virtual ground array, hole charges are stored along fringes of each word line given the fringes of the word line has a larger electrical field relative to non-fringe areas of the word line.
    Type: Grant
    Filed: December 21, 2006
    Date of Patent: March 23, 2010
    Assignee: Macronix International Co., Ltd.
    Inventor: Chao-I Wu
  • Patent number: 7672159
    Abstract: A method of operating a multi-level cell is described, wherein the cell includes a substrate of a first conductivity type, a control gate, a charge-storing layer and two S/D regions of a second conductivity type. The method includes an erasing step that injects charges of a first type into the charge-storing layer and a programming step that includes applying a first voltage to the substrate, a second voltage to both S/D regions and a third voltage to the control gate. The difference between the first and second voltages is sufficient to cause band-to-band tunneling hot holes, and the third voltage causes charges of a second type to enter the charge-storing layer. The third voltage can have 2n?1 different values, for programming the cell to a predetermined state among 2n?1 storage states.
    Type: Grant
    Filed: January 5, 2007
    Date of Patent: March 2, 2010
    Assignee: MACRONIX International Co., Ltd.
    Inventors: Ming-Chang Kuo, Chao-I Wu
  • Patent number: 7652923
    Abstract: A memory applicable to an embedded memory is provided. The memory includes a substrate, a gate, a charge-trapping gate dielectric layer, a source, and a drain. The gate is disposed above the substrate. The charge-trapping gate dielectric layer is disposed between the gate and the substrate. The source and the drain are disposed in the substrate beside the gate respectively.
    Type: Grant
    Filed: February 2, 2007
    Date of Patent: January 26, 2010
    Assignee: MACRONIX International Co., Ltd.
    Inventor: Chao-I Wu