Patents by Inventor Chao-I Wu

Chao-I Wu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8426906
    Abstract: A semiconductor charge storage device includes a semiconductor substrate having a surface region. The semiconductor substrate is characterized by a first conductivity type. A charge trapping material overlies and is in contact with at least a portion of the surface region of the semiconductor substrate. The charge trapping material is characterized by a first dielectric constant and by a first charge trapping capability. The first dielectric constant is higher than a dielectric constant associated with silicon oxide. A dielectric material overlies and is in contact with at least a portion of the charge trapping material. The dielectric material is formed using a conversion of a portion of the charge trapping material for providing a second charge trapping capability. The device also includes a conductive material overlying the second dielectric. The conductive material is capable of receiving an electrical signal to cause electrical charges being trapped in the semiconductor charge storage device.
    Type: Grant
    Filed: April 18, 2008
    Date of Patent: April 23, 2013
    Assignee: Macronix International Co., Ltd.
    Inventor: Chao-I Wu
  • Patent number: 8378382
    Abstract: A semiconductor device having high-aspect-ratio PN-junctions is provided. The semiconductor device includes a conducting layer. The semiconductor device further includes a plurality of first doped regions formed over the conducting layer. The sidewalls of the doped regions are doped to form PN-junctions. The semiconductor device also includes a plurality of second doped regions over the first doped regions.
    Type: Grant
    Filed: December 30, 2004
    Date of Patent: February 19, 2013
    Assignee: Macronix International Co., Ltd.
    Inventors: Chao-I Wu, Ming Hsiu Lee
  • Patent number: 8374019
    Abstract: A memory device including programmable resistance memory cells, including electrically pre-stressed target memory cells. The pre-stressed target memory cells have one of a lower voltage transition threshold, a shorter duration set interval and a longer reset state retention characteristic. Biasing circuitry is included on the device configured to control the pre-stressing operations, and to apply read, set and reset operations that can be modified for the pre-stressed memory cells.
    Type: Grant
    Filed: January 5, 2011
    Date of Patent: February 12, 2013
    Assignee: Macronix International Co., Ltd.
    Inventors: Chao-I Wu, Yen-Hao Shih, Ming-Hsiu Lee
  • Patent number: 8363463
    Abstract: A phase change memory device with a memory element including a basis phase change material, such as a chalcogenide, and one or more additives, where the additive or additives have a non-constant concentration profile along an inter-electrode current path through a memory element. The use of “non-constant” concentration profiles for additives enables doping the different zones with different materials and concentrations, according to the different crystallographic, thermal and electrical conditions, and different phase transition conditions.
    Type: Grant
    Filed: March 23, 2010
    Date of Patent: January 29, 2013
    Assignees: Macronix International Co., Ltd., International Business Machines Corporation
    Inventors: Yen-Hao Shih, Huai-Yu Cheng, Chieh-Fang Chen, Chao-I Wu, Ming Hsiu Lee, Hsiang-Lan Lung, Matthew J. Breitwisch, Simone Raoux, Chung H Lam
  • Publication number: 20120327708
    Abstract: Phase change based memory devices and methods for operating such devices described herein overcome the set or reset failure mode and result in improved endurance, reliability and data storage performance. A high current repair operation is carried out in response to a set or reset failure of a phase change memory cell. The higher current repair operation can provide a sufficient amount of energy to reverse compositional changes in the phase change material which can occur after repeated set and reset operations. By reversing these compositional changes, the techniques described herein can recover a memory cell which experienced a set or reset failure, thereby extending the endurance of the memory cell. In doing so, phase change based memory devices and methods for operating such devices are provided which have high cycle endurance.
    Type: Application
    Filed: May 15, 2012
    Publication date: December 27, 2012
    Applicants: International Business Machines Corporation, Macronix International Co., Ltd.
    Inventors: Pei-Ying DU, Chao-I Wu, Ming-Hsiu Lee, Sangbum Kim, Chung Hon Lam
  • Patent number: 8334182
    Abstract: A method for manufacturing a non-volatile memory is provided. The method comprises steps of providing a substrate. Thereafter, a plurality of first doped regions are formed in the substrate and then a plurality of trenches are formed in a portion of the first doped regions. A plurality of second doped regions are formed in a portion of the substrate under the bottoms of the trenches respectively. Then, a charge storage layer is formed conformal to a surface of the substrate and a conductive layer is formed over the substrate, wherein the conductive layer covers the charge storage layer and fills in the trenches.
    Type: Grant
    Filed: May 27, 2011
    Date of Patent: December 18, 2012
    Assignee: MACRONIX International Co., Ltd.
    Inventor: Chao-I Wu
  • Patent number: 8329535
    Abstract: A memory device having at least one multi-level memory cell is disclosed, and each multi-level memory cell configured to store n multiple bits, where n is an integer, wherein the multiple bits are stored in a charge storage layer trapping charge carriers injected by application of a voltage to set or reset a threshold voltage Vt of the memory cell to one of 2n levels. Each memory cell may be programmed to one of 2n multiple levels, wherein each level represents n multiple bits.
    Type: Grant
    Filed: June 11, 2007
    Date of Patent: December 11, 2012
    Assignee: MACRONIX International Co., Ltd.
    Inventor: Chao-I Wu
  • Patent number: 8295094
    Abstract: A method of operating a memory cell for 3D array of this invention is described as follows. Carriers of a first type are injected into a charge storage layer of the memory cell by applying a double-side biased (DSB) voltage to double sides of the memory cell. Carriers of a second type are injected into the charge storage layer by applying FN voltages.
    Type: Grant
    Filed: June 24, 2011
    Date of Patent: October 23, 2012
    Assignee: MACRONIX International Co., Ltd.
    Inventor: Chao-I Wu
  • Patent number: 8263464
    Abstract: A memory structure that combines embedded flash memory and PPROM. The PPROM can be used as a memory structure. The flash memory can be used, e.g., as air replacement cells or back up memory, or additional memory cells. The PPROM cells are stacked on top of the flash memory cells and the PPROM density can be increased by implementing three-dimensional PPROM structures.
    Type: Grant
    Filed: June 1, 2010
    Date of Patent: September 11, 2012
    Assignee: Macronix International Co., Ltd.
    Inventor: Chao I Wu
  • Patent number: 8258029
    Abstract: A non-volatile memory cell capable of storing two bits of information having a non-conducting charge trapping dielectric, such as silicon nitride, layered in association with at least one electrical dielectric layer, such as an oxide, with a P-type substrate and an N-type channel implanted in the well region of the substrate between two source/drain regions is disclosed. The N-type channel achieves an inversion layer without the application of bias voltage to the gate of the memory cell. A method that implants the N-type channel in the P-type substrate of the cell wherein the N-type channel lowers the un-programmed or programmed voltage threshold of the memory cell to a value lower than would exist without the N-type channel is disclosed. The N-type channel reduces the second bit effect such that the window of operation between the programmed and un-programmed voltage thresholds of the bits is widened.
    Type: Grant
    Filed: April 10, 2007
    Date of Patent: September 4, 2012
    Assignee: MACRONIX International Co., Ltd.
    Inventors: Chao-I Wu, Tzu-Hsuan Hsu
  • Patent number: 8241928
    Abstract: A semiconductor process test structure comprises an electrode, a charge-trapping layer, and a diffusion region. The test structure is a capacitor-like structure in which the charge-trapping layer will trap charges during various processing steps. Gate-induced drain leakage (GIDL) measurement techniques can then be used to characterize the charging status of the test structure.
    Type: Grant
    Filed: May 11, 2010
    Date of Patent: August 14, 2012
    Assignee: Macronix International Co., Ltd.
    Inventors: Ming-Hsiu Lee, Chao-I Wu, Ming-Chang Kuo
  • Patent number: 8238149
    Abstract: Phase change memory devices and methods for operating described herein are based on the discovery that, following an initial high current operation applied to a phase change memory cell to establish the high resistance reset state, the current-voltage (I-V) behavior of the memory cell under different bias voltages can be used to detect if the memory cell is a defect cell having poor data retention characteristics.
    Type: Grant
    Filed: March 2, 2010
    Date of Patent: August 7, 2012
    Assignees: Macronix International Co., Ltd., International Business Machines Corporation
    Inventors: Yen-Hao Shih, Ming-Hsiu Lee, Chao-I Wu, Hsiang-Lan Lung, Chung Hon Lam, Roger Cheek, Matthew J. Breitwisch, Bipin Rajendran
  • Patent number: 8223540
    Abstract: Methods and apparatuses are disclosed for biasing the source-side and the drain-side of a nonvolatile memory to add electrons to the charge trapping structure.
    Type: Grant
    Filed: February 2, 2007
    Date of Patent: July 17, 2012
    Assignee: Macronix International Co., Ltd.
    Inventor: Chao-I Wu
  • Publication number: 20120170359
    Abstract: A memory device including programmable resistance memory cells, including electrically pre-stressed target memory cells. The pre-stressed target memory cells have one of a lower voltage transition threshold, a shorter duration set interval and a longer reset state retention characteristic. Biasing circuitry is included on the device configured to control the pre-stressing operations, and to apply read, set and reset operations that can be modified for the pre-stressed memory cells.
    Type: Application
    Filed: January 5, 2011
    Publication date: July 5, 2012
    Applicant: Macronix International Co., Ltd.
    Inventors: Chao-I Wu, Yen-Hao Shih, Ming-Hsiu Lee
  • Publication number: 20120120723
    Abstract: The control circuit performs a reset operation and a set operation that change the resistance states of phase change memory cells of the array. The control circuit changes at least one parameter, of at least one of the reset operation and the set operation for future operations. This change is responsive to an indicator of degraded memory state retention of the array.
    Type: Application
    Filed: November 15, 2010
    Publication date: May 17, 2012
    Applicant: Macronix International Co., Ltd.
    Inventor: Chao-I Wu
  • Patent number: 8178407
    Abstract: A memory array comprising vertical memory cells does not require any isolation layers between cells. Thus, a very compact, high density memory array can be achieved. Each memory cell in the memory array is configured to store 4 bits of data per cell. Multi-level charge techniques can be used to increase the number of bit per cell and achieve further increased density for the memory array.
    Type: Grant
    Filed: September 17, 2009
    Date of Patent: May 15, 2012
    Assignee: Macronix International Co., Ltd.
    Inventors: Tzu-Hsuan Hsu, Ming-Hsiu Lee, Chao-I Wu, Ming-Chang Kuo
  • Patent number: 8138540
    Abstract: A non-volatile memory. The non-volatile memory comprises a substrate, a conductive layer, a charge storage layer, several first doped regions and several second doped regions. The substrate has a plurality of trenches formed therein. The conductive layer is located over the substrate, wherein the conductive layer fills in the trenches. The charge storage layer is located between the substrate and the conductive layer. The first doped regions are located in the substrate adjacent to both sides of the trenches respectively, wherein the first doped regions between the neighboring trenches are separated from each other. The second doped regions are located in a portion of the substrate under the bottoms of the trenches respectively.
    Type: Grant
    Filed: October 24, 2005
    Date of Patent: March 20, 2012
    Assignee: MACRONIX International Co., Ltd.
    Inventor: Chao-I Wu
  • Publication number: 20110317480
    Abstract: An integrated circuit phase change memory can be pre-coded by inducing a first resistance state in some cells and the memory, and a second resistance state and some other cells in the memory to represent a data set. The integrated circuit phase change memory is mounted on a substrate after coding the data set. After mounting the integrated circuit phase change memory, the data set is read by sensing the first and second resistance states, and changing cells in the first resistance state to a third resistance state and changing cells in the second resistance state to a fourth resistance state. The first and second resistance states maintain a sensing margin after solder bonding or other thermal cycling process. The third and fourth resistance states are characterized by the ability to cause a transition using higher speed and lower power, suitable for a mission function of a circuit.
    Type: Application
    Filed: June 25, 2010
    Publication date: December 29, 2011
    Applicant: Macronix International Co., Ltd,
    Inventors: HSIANG-LAN LUNG, Ming Hsiu Lee, Yen-Hao Shih, Tien-Yen Wang, Chao-I Wu
  • Patent number: 8072810
    Abstract: The present invention describes a uniform program method and a uniform erase method of a charge trapping memory by employing a substrate transient hot electron technique for programming, and a substrate transient hot hole technique for erasing, which emulate an FN tunneling method for NAND memory operation. The methods of the present invention are applicable to a wide variety of charge trapping memories including n-channel or p-channel SONOS types of memories and floating gate (FG) type memories. the programming of the charge trapping memory is conducted using a substrate transient hot electron injection in which a body bias voltage Vb has a short pulse width and a gate bias voltage Vg has a pulse width that is sufficient to move electrons from a channel region to a charge trapping structure.
    Type: Grant
    Filed: January 6, 2011
    Date of Patent: December 6, 2011
    Assignee: Macronix International Co., Ltd.
    Inventors: Tzu-Hsuan Hsu, Chao-I Wu, Kuang-Yeu Hsieh, Ya-Chin King
  • Publication number: 20110267889
    Abstract: A non-volatile VG memory array employing memory semiconductor cells capable of storing two bits of information having a non-conducting charge trapping dielectric, such as silicon nitride, layered in associating with at least one electrical insulating layer, such as an oxide, is disclosed. Bit lines of the memory array are capable of transmitting positive voltage to reach the source/drain regions of the memory cells of the array. A method that includes the hole injection erasure of the memory cells of the array that lowers the voltage threshold of the memory cells to a value lower than the initial voltage threshold of the cells is disclosed. The hole injection induced lower voltage threshold reduces the second bit effect such that the window of operation between the programmed and un-programmed voltage thresholds of the bits is widened. The programming and read steps reduce leakage current of the memory cells in the array.
    Type: Application
    Filed: July 15, 2011
    Publication date: November 3, 2011
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventor: Chao-I Wu