Patents by Inventor Chia-Sheng Lin

Chia-Sheng Lin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140312478
    Abstract: A chip package is provided. The chip package comprises a semiconductor chip, an isolation layer, a redistributing metal layer, and a bonding pad. The semiconductor chip has a first conducting pad disposed on a lower surface, and a first hole corresponding to the first conducting pad. The first hole and the isolation layer extend from an upper surface to the lower surface to expose the first conducting pad. The redistributing metal layer is disposed on the isolation layer and has a redistributing metal line corresponding to the first conducting pad, the redistributing metal line is connected to the first conducting pad through the opening. The bonding pad is disposed on the isolation layer and one side of the semiconductor chip, wherein the redistributing metal line extends to the bonding pad to electrically connect the first conducting pad to the bonding pad. A method thereof is also provided.
    Type: Application
    Filed: April 17, 2014
    Publication date: October 23, 2014
    Applicant: Xintec Inc.
    Inventors: Chia-Sheng LIN, Yen-Shih HO, Tsang-Yu LIU
  • Publication number: 20140312482
    Abstract: A wafer level array of chips is provided. The wafer level array of chips comprises a semiconductor wafer, and a least one extending-line protection. The semiconductor wafer has at least two chips, which are arranged adjacent to each other, and a carrier layer. Each chip has an upper surface and a lower surface, and comprises at least one device. The device is disposed upon the upper surface, covered by the carrier layer. The extending-line protection is disposed under the carrier layer and between those two chips. The thickness of the extending-line protection is less than that of the chip. Wherein the extending-line protection has at least one extending-line therein. In addition, a chip package fabricated by the wafer level array of chips, and a method thereof are also provided.
    Type: Application
    Filed: April 17, 2014
    Publication date: October 23, 2014
    Applicant: XINTEC INC.
    Inventors: Chun-Wei CHANG, Kuei-Wei CHEN, Chia-Ming CHENG, Chia-Sheng LIN, Chien-Hui CHEN, Tsang-Yu LIU
  • Publication number: 20140239144
    Abstract: An antitheft device includes a cover, a base plate, and an adhesive element. The base plate is located in a receiving space of the cover and is adapted for a controlling element to connect thereto to release or lock the cover and the base plate. The base plate is able to be adhered onto an object to be secured by the adhesive element. The adhesive element is also located in the receiving space of the cover so that the adhesive element is prevented from being removed or broken easily.
    Type: Application
    Filed: February 26, 2013
    Publication date: August 28, 2014
    Applicant: LINTEX CO., LTD.
    Inventor: CHIA-SHENG LIN
  • Publication number: 20140231966
    Abstract: An embodiment of the invention provides a chip package which includes a substrate having a first surface and a second surface; a conducting pad structure located on the first surface; a dielectric layer located on the first surface of the substrate and the conducting pad structure, wherein the dielectric layer has an opening exposing a portion of the conducting pad structure; and a cap layer located on the dielectric layer and filled into the opening.
    Type: Application
    Filed: April 23, 2014
    Publication date: August 21, 2014
    Applicant: XINTEC INC.
    Inventors: Bai-Yao LOU, Tsang-Yu LIU, Chia-Sheng LIN, Tzu-Hsiang HUNG
  • Publication number: 20140225276
    Abstract: An embodiment of the disclosure provides a chip package which includes: a semiconductor substrate having a first surface and a second surface; a first recess extending from the first surface towards the second surface; a second recess extending from a bottom of the first recess towards the second surface, wherein a sidewall and the bottom of the first recess and a second sidewall and a second bottom of the second recess together form an exterior side surface of the semiconductor substrate; a wire layer disposed on the first surface and extending into the first recess and/or the second recess; an insulating layer located between the wire layer and the semiconductor substrate; a chip disposed on the first surface; and a conducting structure disposed between the chip and the first surface.
    Type: Application
    Filed: February 3, 2014
    Publication date: August 14, 2014
    Applicant: XINTEC INC.
    Inventors: Yen-Shih HO, Tsang-Yu LIU, Chia-Sheng LIN
  • Patent number: 8786093
    Abstract: An embodiment of the invention provides a chip package which includes: a substrate; a device region disposed in or on the substrate; a signal pad disposed in or on the substrate and electrically connected to the device region; a ground pad disposed in or on the substrate; a signal bump disposed on a surface of the substrate, wherein the signal bump is electrically connected to the signal pad through a signal conducting layer; a ground conducting layer disposed on the surface of the substrate and electrically connected to the ground pad; and a protection layer disposed on the surface of the substrate, wherein the protection layer completely covers the entire side terminals of the signal conducting layer and partially covers the ground conducting layer such that a side terminal of the ground conducting layer is exposed on a side of the substrate.
    Type: Grant
    Filed: January 26, 2012
    Date of Patent: July 22, 2014
    Inventors: Chia-Sheng Lin, Tzu-Hsiang Hung
  • Patent number: 8779557
    Abstract: An embodiment of the invention provides a chip package which includes: a substrate, wherein the substrate is diced from a wafer; a device region formed in the substrate; a conducting layer disposed on the substrate and electrically connected to the device region; an insulating layer disposed between the substrate and the conducting layer; and a material layer formed on the insulating layer, wherein the material layer has a recognition mark, and the recognition mark shows position information of the substrate in the wafer before the substrate is diced from the wafer.
    Type: Grant
    Filed: May 21, 2012
    Date of Patent: July 15, 2014
    Inventors: Tsang-Yu Liu, Chia-Sheng Lin, Chia-Ming Cheng, Po-Shen Lin
  • Patent number: 8779452
    Abstract: An embodiment of the invention provides a chip package which includes: a substrate having a first surface and a second surface; an optoelectronic device disposed at the first surface; a protection layer disposed on the second surface of the substrate, wherein the protection layer has an opening; a conducting bump disposed on the second surface of the substrate and filled in the opening; a conducting layer disposed between the protection layer and the substrate, wherein the conducting layer electrically connects the optoelectronic device to the conducting bump; and a light shielding layer disposed on the protection layer, wherein the light shielding layer does not contact with the conducting bump.
    Type: Grant
    Filed: September 1, 2011
    Date of Patent: July 15, 2014
    Inventors: Tzu-Hsiang Hung, Hsin-Chih Chiu, Chuan-Jin Shiu, Chia-Sheng Lin, Yen-Shih Ho, Yu-Min Liang
  • Patent number: 8742564
    Abstract: An embodiment of the invention provides a chip package which includes a substrate having a first surface and a second surface; a conducting pad structure located on the first surface; a dielectric layer located on the first surface of the substrate and the conducting pad structure, wherein the dielectric layer has an opening exposing a portion of the conducting pad structure; and a cap layer located on the dielectric layer and filled into the opening.
    Type: Grant
    Filed: January 13, 2012
    Date of Patent: June 3, 2014
    Inventors: Bai-Yao Lou, Tsang-Yu Liu, Chia-Sheng Lin, Tzu-Hsiang Hung
  • Publication number: 20140116098
    Abstract: An engagement structure for cable head of the present invention includes a main body, a cable head, and a release mechanism. The main body has movable positioner disposed thereon. When the cable head is inserted in the main body, the positioner is temporarily pushed away and is moved back by an elastic mechanism to block the cable head from removing from the main body. For removing the cable head, a release mechanism is configured for pushing the positioner away. Thus, user can remove the cable head by operating the release mechanism. Therefore, operation of the engagement structure is simplified for user.
    Type: Application
    Filed: January 11, 2013
    Publication date: May 1, 2014
    Applicant: LINTEX CO., LTD.
    Inventor: CHIA-SHENG LIN
  • Publication number: 20130161778
    Abstract: Embodiments provide a chip device package and a method for fabricating thereof. A semiconductor chip has a substrate. A supporting brick is separated from the substrate by a certain distance. A bonding pad having a surface is disposed across the substrate and the supporting brick. A bonding wire is electrically connected to the bonding pad.
    Type: Application
    Filed: December 21, 2011
    Publication date: June 27, 2013
    Inventors: Chia-Sheng Lin, Yu-Ting Huang
  • Patent number: 8432032
    Abstract: A chip package and a fabrication method thereof are provided. The chip package includes a semiconductor substrate, having a first surface and an opposite second surface. A through hole is formed on the first surface, extending from the first surface to the second surface. A conductive trace layer is formed on the first surface and in the through hole. A buffer plug is formed in the through hole and a protection layer is formed over the first surface and in the through hole.
    Type: Grant
    Filed: January 13, 2010
    Date of Patent: April 30, 2013
    Inventors: Chia-Sheng Lin, Chia-Lun Tsai, Chang-Sheng Hsu, Po-Han Lee
  • Patent number: 8339863
    Abstract: One embodiment of the present invention provides an operation method of a memory device. The memory device includes a source, a drain, and a channel region between the source and the drain, a gate dielectric with a charge storage layer on the channel region, and a gate on the gate dielectric, wherein the source, the drain and the channel region are located in a substrate. The operation method includes the following steps: applying a reverse bias between the gate and the drain of the memory device to generate band-to-band hot holes in the substrate near the drain; injecting the band-to-band hot holes to a drain side of the charge storage layer; and performing a program/erase operation upon the memory device. The band-to-band hot holes in the drain side of the charge storage layer are not completely vanished by the program/erase operation.
    Type: Grant
    Filed: July 22, 2010
    Date of Patent: December 25, 2012
    Assignee: Acer Incorporated
    Inventors: Ting-Chang Chang, Te-Chih Chen, Fu-Yen Jian, Chia-Sheng Lin
  • Publication number: 20120292744
    Abstract: An embodiment of the invention provides a chip package which includes: a substrate, wherein the substrate is diced from a wafer; a device region formed in the substrate; a conducting layer disposed on the substrate and electrically connected to the device region; an insulating layer disposed between the substrate and the conducting layer; and a material layer formed on the insulating layer, wherein the material layer has a recognition mark, and the recognition mark shows position information of the substrate in the wafer before the substrate is diced from the wafer.
    Type: Application
    Filed: May 21, 2012
    Publication date: November 22, 2012
    Inventors: Tsang-Yu LIU, Chia-Sheng LIN, Chia-Ming CHENG, Po-Shen LIN
  • Publication number: 20120205799
    Abstract: A chip package is disclosed. The package includes a semiconductor chip having a first surface and a second surface opposite thereto, at least one conductive pad adjacent to the first surface, and an opening extending toward the first surface from the second surface to expose the conductive pad. The caliber adjacent to the first surface is greater than that of the opening adjacent to the second surface. An insulating layer and a redistribution layer (RDL) are successively disposed on the second surface and extend to a sidewall and a bottom of the opening, in which the RDL is electrically connected to the conductive pad through the opening. A passivation layer covers the RDL and partially fills the opening to form a void between the passivation layer and the conductive pad in the opening. A fabrication method of the chip package is also disclosed.
    Type: Application
    Filed: February 8, 2012
    Publication date: August 16, 2012
    Inventor: Chia-Sheng LIN
  • Publication number: 20120193786
    Abstract: An embodiment of the invention provides a chip package which includes: a substrate; a device region disposed in or on the substrate; a signal pad disposed in or on the substrate and electrically connected to the device region; a ground pad disposed in or on the substrate; a signal bump disposed on a surface of the substrate, wherein the signal bump is electrically connected to the signal pad through a signal conducting layer; a ground conducting layer disposed on the surface of the substrate and electrically connected to the ground pad; and a protection layer disposed on the surface of the substrate, wherein the protection layer completely covers the entire side terminals of the signal conducting layer and partially covers the ground conducting layer such that a side terminal of the ground conducting layer is exposed on a side of the substrate.
    Type: Application
    Filed: January 26, 2012
    Publication date: August 2, 2012
    Inventors: Chia-Sheng LIN, Tzu-Hsiang HUNG
  • Publication number: 20120181672
    Abstract: An embodiment of the invention provides a chip package which includes a substrate having a first surface and a second surface; a conducting pad structure located on the first surface; a dielectric layer located on the first surface of the substrate and the conducting pad structure, wherein the dielectric layer has an opening exposing a portion of the conducting pad structure; and a cap layer located on the dielectric layer and filled into the opening.
    Type: Application
    Filed: January 13, 2012
    Publication date: July 19, 2012
    Inventors: Bai-Yao LOU, Tsang-Yu LIU, Chia-Sheng LIN, Tzu-Hsiang HUNG
  • Publication number: 20120133049
    Abstract: A method of fabricating a semiconductor device, a process of fabricating a through substrate via and a substrate with through vias are provided. The substrate with through vias includes a semiconductor substrate having a back surface and a via penetrating the back surface, a metal layer, a first insulating layer and a second insulating layer. The first insulating layer is formed on the back surface of the substrate and has an opening connected to the through via. The second insulating layer is formed on the first insulating layer and has a portion extending into the opening and the via to form a trench insulating layer. The bottom of the trench insulating layer is etched back to form a footing portion at the corner of the via. The footing portion has a height less than a total height of the first and second insulating layers.
    Type: Application
    Filed: November 23, 2011
    Publication date: May 31, 2012
    Inventors: Chia-Sheng Lin, Chien-Hui Chen, Bing-Siang Chen, Tzu-Hsiang Hung
  • Publication number: 20120056226
    Abstract: An embodiment of the invention provides a chip package which includes: a substrate having a first surface and a second surface; an optoelectronic device disposed at the first surface; a protection layer disposed on the second surface of the substrate, wherein the protection layer has an opening; a conducting bump disposed on the second surface of the substrate and filled in the opening; a conducting layer disposed between the protection layer and the substrate, wherein the conducting layer electrically connects the optoelectronic device to the conducting bump; and a light shielding layer disposed on the protection layer, wherein the light shielding layer does not contact with the conducting bump.
    Type: Application
    Filed: September 1, 2011
    Publication date: March 8, 2012
    Inventors: Tzu-Hsiang HUNG, Hsin-Chih CHIU, Chuan-Jin SHIU, Chia-Sheng LIN, Yen-Shih HO, Yu-Min LIANG
  • Patent number: D699544
    Type: Grant
    Filed: February 6, 2013
    Date of Patent: February 18, 2014
    Assignee: Lintex Co., Ltd.
    Inventor: Chia-Sheng Lin