Patents by Inventor Chin-Cheng Yang

Chin-Cheng Yang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10192824
    Abstract: An edge structure for multiple layers of devices including stacked multiple unit layers includes first and second stair structures. The first stair structure is at a first direction of the devices where device contacts are formed, including first edge portions of the unit layers at the first direction, of which the borders gradually retreat with increase of level height. The elevation angle from the border of the first edge portion of the bottom unit layer to that of the top one is a first angle. The second stair structure includes second edge portions of the unit layers at a second direction. The variation of border position of the second edge portion with increase of level height is irregular. The elevation angle from the border of the second edge portion of the bottom unit layer to that of the top one is a second angle larger than the first angle.
    Type: Grant
    Filed: April 10, 2017
    Date of Patent: January 29, 2019
    Assignee: MACRONIX International Co., Ltd.
    Inventor: Chin-Cheng Yang
  • Publication number: 20190013325
    Abstract: A semiconductor device and method of fabricating the same are provided. The semiconductor device includes a substrate having a trench and an etching stop layer. The etching stop layer is disposed in the substrate and surrounds the bottom surface and a portion of a sidewall of the trench.
    Type: Application
    Filed: July 10, 2017
    Publication date: January 10, 2019
    Applicant: MACRONIX International Co., Ltd.
    Inventors: Chi-Hao Huang, Chin-Cheng Yang
  • Patent number: 10153263
    Abstract: A structure of a patterned material layer including separate patterns arranged in rows and columns is described. The separate patterns in at least one row including the outmost row each have a larger dimension in the column direction than the separate patterns in the other rows. The separate patterns in at least one column including the outmost column each have a larger dimension in the row direction than the separate patterns in the other columns.
    Type: Grant
    Filed: September 22, 2015
    Date of Patent: December 11, 2018
    Assignee: MACRONIX International Co., Ltd.
    Inventors: Chin-Cheng Yang, Chia-Hua Lin, Chih-Hao Huang
  • Patent number: 10153233
    Abstract: An interconnect structure including a first dielectric layer, a first conductive layer, a second conductive layer, a capping layer, and a via is provided. The first dielectric layer has a first trench and a second trench. The first conductive layer is located in the first trench. The second conductive layer is located in the second trench, and a top surface of the second conductive layer is lower than a top surface of the first dielectric layer. The capping layer having a via opening exposing a portion of the first conductive layer covers the first dielectric layer, the first conductive layer, and the second conductive layer. The via located on the first conductive layer and the first dielectric layer located between the first conductive layer and the second conductive layer is filled into the via opening and electrically connected to the first conductive layer.
    Type: Grant
    Filed: July 20, 2017
    Date of Patent: December 11, 2018
    Assignee: MACRONIX International Co., Ltd.
    Inventors: Chi-Hao Huang, Chin-Cheng Yang
  • Patent number: 10103166
    Abstract: A semiconductor device includes a semiconductor substrate, a circuit unit and an align mark. The circuit unit is disposed on the semiconductor substrate. The align mark includes a first part and a second part respectively formed in the semiconductor substrate and adjacent to two opposite sides of the circuit unit, wherein the first part and the second part depart from each other for a predetermined distance along with a first direction.
    Type: Grant
    Filed: April 10, 2017
    Date of Patent: October 16, 2018
    Assignee: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Kuan-Cheng Liu, Yu-Lin Liu, Cheng-Wei Lin, Chin-Cheng Yang, Shou-Wei Huang
  • Publication number: 20180290941
    Abstract: The present invention utilizes a high-speed intensive mixer in fluidizing type solid phase neutralization reactor to blend solid state alkali hydroxide with any humic acid sources. The final product is a dry humic acid salt. The purpose of this innovative method is to eliminate a series of complicated unit operations commonly employed by the traditional process. These removed steps may include dissolving caustic soda, mixing in a paste like formation, extrusion, granulation, drying, and grinding, etc. The new invention contributes to a simplified flowsheet, resulting in sharply reduced equipment investment, the required plant space, and labor and energy costs. All these factors coupled with increased productivity will drastically lower the overall production cost. Also the reduction of dust pollution will greatly minimize the impact in environmental protection and safety issues.
    Type: Application
    Filed: April 10, 2017
    Publication date: October 11, 2018
    Inventor: JAMES CHIN CHENG YANG
  • Publication number: 20180294276
    Abstract: A semiconductor device includes a semiconductor substrate, a circuit unit and an align mark. The circuit unit is disposed on the semiconductor substrate. The align mark includes a first part and a second part respectively formed in the semiconductor substrate and adjacent to two opposite sides of the circuit unit, wherein the first part and the second part depart from each other for a predetermined distance along with a first direction.
    Type: Application
    Filed: April 10, 2017
    Publication date: October 11, 2018
    Inventors: Kuan-Cheng Liu, Yu-Lin Liu, Cheng-Wei Lin, Chin-Cheng Yang, Shou-Wei Huang
  • Publication number: 20180294224
    Abstract: An edge structure for multiple layers of devices including stacked multiple unit layers includes first and second stair structures. The first stair structure is at a first direction of the devices where device contacts are formed, including first edge portions of the unit layers at the first direction, of which the borders gradually retreat with increase of level height. The elevation angle from the border of the first edge portion of the bottom unit layer to that of the top one is a first angle. The second stair structure includes second edge portions of the unit layers at a second direction. The variation of border position of the second edge portion with increase of level height is irregular. The elevation angle from the border of the second edge portion of the bottom unit layer to that of the top one is a second angle larger than the first angle.
    Type: Application
    Filed: April 10, 2017
    Publication date: October 11, 2018
    Applicant: MACRONIX International Co., Ltd.
    Inventor: Chin-Cheng Yang
  • Publication number: 20180102281
    Abstract: Multilevel circuitry such as a a 3D memory array, has a set of contact regions arranged around a perimeter of a multilevel region, in which connection is made to circuit elements in a number W levels. Each of the contact regions has a number of steps having landing areas thereon, including steps on up to a number M levels, where the number M can be much less than W. A combination of contact regions provides landing areas on all of the W levels, each of the contact regions in the combination having landing areas on different subsets of the W levels. A method of forming the device uses an etch-trim process to form M levels in all of the contact regions, and one or more anisotropic etches in some of the contact regions.
    Type: Application
    Filed: October 10, 2016
    Publication date: April 12, 2018
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventor: Chin-Cheng Yang
  • Patent number: 9941153
    Abstract: A pad structure including a plurality of material pairs and a plurality of pads is provided. The material pairs are stacked on a substrate to form a stair step structure. A stair step of the stair step structure includes one of material pairs. Each of the material pairs includes a conductive layer and a dielectric layer on the conductive layer. Each of the pads is embedded in one stair step of the stair step structure and exposed by the dielectric layer corresponding to the one stair step and another stair step above the one stair step. A thickness of one of the pads is greater than a thickness of one of the conductive layers.
    Type: Grant
    Filed: December 22, 2016
    Date of Patent: April 10, 2018
    Assignee: MACRONIX International Co., Ltd.
    Inventor: Chin-Cheng Yang
  • Patent number: 9859292
    Abstract: Disclosed herein are semiconductor devices and methods for fabricating a semiconductor device. In an embodiment, a method of fabricating a semiconductor device comprises providing a substrate. The method further comprises forming, on the substrate, an array region having a first height, a peripheral region having a second height greater than the first height, and a border region, the border region separating the array region from the peripheral region. The method further comprises forming a plurality of alternating insulative and conductive layers over at least a portion of the array region and the border region. The method further comprises forming a trench through the plurality of alternating insulative and conductive layers in at least a portion of the border region, the trench having sloping sidewalls.
    Type: Grant
    Filed: December 29, 2014
    Date of Patent: January 2, 2018
    Assignee: Macronix International Co., Ltd.
    Inventor: Chin-Cheng Yang
  • Publication number: 20170084597
    Abstract: A structure of a patterned material layer including separate patterns arranged in rows and columns is described. The separate patterns in at least one row including the outmost row each have a larger dimension in the column direction than the separate patterns in the other rows. The separate patterns in at least one column including the outmost column each have a larger dimension in the row direction than the separate patterns in the other columns.
    Type: Application
    Filed: September 22, 2015
    Publication date: March 23, 2017
    Inventors: Chin-Cheng Yang, Chia-Hua Lin, Chih-Hao Huang
  • Patent number: 9478546
    Abstract: A lay-out arrangement for LC modules in 3D semiconductor memories is described that avoids large step height. The arrangement creates insulating/conducting layer pairs with adjacent pairs differing in height by no more than the thickness of two insulating/conducting layer pairs.
    Type: Grant
    Filed: October 16, 2014
    Date of Patent: October 25, 2016
    Assignee: MACRONIX INTERNATIONAL CO., LTD.
    Inventor: Chin Cheng Yang
  • Patent number: 9425209
    Abstract: An integrated circuit includes blocks and global lines overlying the blocks. The blocks include a plurality of levels including two dimensional arrays of memory cells having horizontal lines and being intersected by vertical lines coupled to corresponding memory cells. Levels include contact pads communicating with horizontal lines for a given block. The global lines include connectors. Connectors coupled to given global lines are coupled to landing areas on corresponding contact pads of the blocks. The blocks include first and second blocks disposed so that a first set of the contact pads associated with the first block are next to a second set of contact pads associated with the second block. The landing areas of the contact pads of the first and second blocks are mirror image surfaces of one another. The horizontal lines can be bit lines and the vertical lines can be word lines.
    Type: Grant
    Filed: September 4, 2015
    Date of Patent: August 23, 2016
    Assignee: Macronix International Co., Ltd.
    Inventors: Chin-Cheng Yang, Lo-Yuen Lin, Yu-Wei Jiang
  • Patent number: 9412612
    Abstract: A method of forming a semiconductor device is disclosed. A substrate having a first area and a second area is provided. A target layer and a hard mask layer are sequentially formed on the substrate in the first area and in the second area. Transfer patterns are formed in a spacer form on the hard mask layer in the first area. A photoresist layer is formed directly on the hard mask layer, and covers the transfer patterns and the hard mask layer in the first area and in the second area. The photoresist layer in the first area is removed. The hard mask layer is patterned by using the transfer patterns as a mask.
    Type: Grant
    Filed: August 29, 2014
    Date of Patent: August 9, 2016
    Assignee: MACRONIX International Co., Ltd.
    Inventor: Chin-Cheng Yang
  • Patent number: 9412615
    Abstract: A patterning method is provided. A substrate including a material layer thereon is provided. A patterned hard mask layer, having a plurality of first holes, is formed on the material layer. Afterward, a mask layer, including a plurality of line pattern masks extending in a direction and dividing each first hole into a second hole and a third hole, is formed. The material layer is patterned using the patterned hard mask layer and the mask layer as masks to form a patterned material layer having a plurality of fourth and fifth holes. Furthermore, a semiconductor structure is provided.
    Type: Grant
    Filed: September 22, 2014
    Date of Patent: August 9, 2016
    Assignee: MACRONIX International Co., Ltd.
    Inventor: Chin-Cheng Yang
  • Patent number: 9396966
    Abstract: A patterning method and a patterned material layer are provided. After providing a substrate including a material layer, a hard mask layer including trenches extending in a first direction is formed over the material layer. A filling material layer is formed on the hard mask layer to cover the hard mask layer and fills in the trenches. A mask layer in a grid pattern is formed on the filling material layer. The mask layer includes first grid lines extending in the first direction and second grid lines extending in a second direction, and each of the underlying trench is located between two most adjacent first grid lines. The material layer is etched with the mask layer as an etching mask to form a patterned material layer including a plurality of first holes and a plurality of second holes.
    Type: Grant
    Filed: December 24, 2014
    Date of Patent: July 19, 2016
    Assignee: MACRONIX International Co., Ltd.
    Inventor: Chin-Cheng Yang
  • Publication number: 20160189977
    Abstract: A patterning method and a patterned material layer are provided. After providing a substrate including a material layer, a hard mask layer including trenches extending in a first direction is formed over the material layer. A filling material layer is formed on the hard mask layer to cover the hard mask layer and fills in the trenches. A mask layer in a grid pattern is formed on the filling material layer. The mask layer includes first grid lines extending in the first direction and second grid lines extending in a second direction, and each of the underlying trench is located between two most adjacent first grid lines. The material layer is etched with the mask layer as an etching mask to form a patterned material layer including a plurality of first holes and a plurality of second holes.
    Type: Application
    Filed: December 24, 2014
    Publication date: June 30, 2016
    Inventor: Chin-Cheng Yang
  • Publication number: 20160190151
    Abstract: Disclosed herein are semiconductor devices and methods for fabricating a semiconductor device. In an embodiment, a method of fabricating a semiconductor device comprises providing a substrate. The method further comprises forming, on the substrate, an array region having a first height, a peripheral region having a second height greater than the first height, and a border region, the border region separating the array region from the peripheral region. The method further comprises forming a plurality of alternating insulative and conductive layers over at least a portion of the array region and the border region. The method further comprises forming a trench through the plurality of alternating insulative and conductive layers in at least a portion of the border region, the trench having sloping sidewalls.
    Type: Application
    Filed: December 29, 2014
    Publication date: June 30, 2016
    Inventor: Chin-Cheng Yang
  • Publication number: 20160155658
    Abstract: A wafer holder and a semiconductor wafer carrying tool including the wafer holder are provided. The wafer holder includes a frame portion, a wafer centering unit and a plurality of support pins for supporting the wafer carried by the wafer holder. The wafer centering unit comprises a plurality of pin cassettes, and the plurality of pin cassettes is arranged on the frame portion in diagonal positions. Each of the plurality of pin cassettes individually includes a retractable pin, and the retractable pins can be protruded out of the pin cassettes to function together as a space limiting tool to force the carried wafer to calibrate its position.
    Type: Application
    Filed: December 2, 2014
    Publication date: June 2, 2016
    Inventor: Chin-Cheng Yang