Patents by Inventor Chung-Zen Chen

Chung-Zen Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7705631
    Abstract: A level shifter comprises a voltage converting circuit, a voltage pull-up circuit, and a control signal generating circuit. The voltage converting circuit is configured to receive an input signal of a first voltage level and to output an output signal of a second voltage level. The voltage pull-up circuit is coupled to the voltage converting circuit and configured to expeditiously pull up a voltage of an output node of the level shifter to the second voltage level in response to a control signal. The control signal generating circuit is configured to receive the input signal and to provide the control signal to the voltage pull-up circuit. The control signal generating circuit includes three transistors.
    Type: Grant
    Filed: January 28, 2008
    Date of Patent: April 27, 2010
    Assignee: Elite Semiconductor Memory Technology, Inc.
    Inventor: Chung-Zen Chen
  • Publication number: 20100061172
    Abstract: A temperature detector in an integrated circuit comprises a temperature-dependent voltage generator, a ring oscillator, a timer and a clock-driven recorder. The temperature-dependent voltage generator is configured to generate at least one temperature-dependent voltage. The ring oscillator is configured to generate a clock signal, which is affected by one of the at least one temperature-dependent voltage. The timer is configured to generate a time-out signal, which is affected by one of the temperature-dependent voltage. The clock-driven recorder has a clock input terminal in response to the clock signal and time-out signal.
    Type: Application
    Filed: November 16, 2009
    Publication date: March 11, 2010
    Applicant: MOSAID TECHNOLOGIES INCORPORATED
    Inventor: Chung Zen Chen
  • Patent number: 7643352
    Abstract: A method for erasing flash memory comprises the steps of: setting a critical ending condition; simultaneously erasing selected multiple sectors of the flash memory; stopping simultaneous erasing if one of the selected multiple sectors meets the critical ending condition; and erasing the remainder of each of the selected multiple sectors sequentially.
    Type: Grant
    Filed: June 3, 2008
    Date of Patent: January 5, 2010
    Assignee: Elite Semiconductor Memory Technology Inc.
    Inventor: Chung Zen Chen
  • Patent number: 7630267
    Abstract: A temperature detector in an integrated circuit comprises a temperature-dependent voltage generator, a ring oscillator, a timer and a clock-driven recorder. The temperature-dependent voltage generator is configured to generate at least one temperature-dependent voltage. The ring oscillator is configured to generate a clock signal, which is affected by one of the at least one temperature-dependent voltage. The timer is configured to generate a time-out signal, which is affected by one of the temperature-dependent voltage. The clock-driven recorder has a clock input terminal in response to the clock signal and time-out signal.
    Type: Grant
    Filed: October 31, 2007
    Date of Patent: December 8, 2009
    Assignee: Elite Semiconductor Memory Technology Inc.
    Inventor: Chung Zen Chen
  • Publication number: 20090296509
    Abstract: A voltage regulator circuit for a memory circuit comprises a voltage divider, a capacitor, an active-mode voltage regulator and a standby-mode voltage regulator. The active-mode voltage regulator is always on while in active mode, and turned on whenever a refresh is requested. The standby-mode voltage regulator is periodically turned on while in standby mode, and turned on whenever a refresh is requested. In addition, the active voltage regulator uses stronger transistors than those used by the standby-mode voltage regulator, and both the active-mode voltage regulator and the standby-mode voltage regulator are coupled to the voltage divider and the capacitor.
    Type: Application
    Filed: June 3, 2008
    Publication date: December 3, 2009
    Applicant: ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC.
    Inventor: Chung Zen Chen
  • Publication number: 20090296492
    Abstract: A method for erasing flash memory comprises the steps of: setting a critical ending condition; simultaneously erasing selected multiple sectors of the flash memory; stopping simultaneous erasing if one of the selected multiple sectors meets the critical ending condition; and erasing the remainder of each of the selected multiple sectors sequentially.
    Type: Application
    Filed: June 3, 2008
    Publication date: December 3, 2009
    Applicant: ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC.
    Inventor: Chung Zen Chen
  • Patent number: 7606952
    Abstract: A transmission method for a serial periphery interface (SPI) serial flash includes the steps of providing a first system clock signal and transmitting a plurality of data strings with each two bits of the data strings transmitted in a period of the first system clock signal. A second system clock signal is generated by the first system clock signal to provide a double frequency to enhance the transmission rate of all the data inputted into or outputted from the SPI serial flash.
    Type: Grant
    Filed: November 6, 2006
    Date of Patent: October 20, 2009
    Assignee: Elite Semiconductor Memory Technology, Inc.
    Inventor: Chung Zen Chen
  • Publication number: 20090189638
    Abstract: A level shifter comprises a voltage converting circuit, a voltage pull-up circuit, and a control signal generating circuit. The voltage converting circuit is configured to receive an input signal of a first voltage level and to output an output signal of a second voltage level. The voltage pull-up circuit is coupled to the voltage converting circuit and configured to expeditiously pull up a voltage of an output node of the level shifter to the second voltage level in response to a control signal. The control signal generating circuit is configured to receive the input signal and to provide the control signal to the voltage pull-up circuit. The control signal generating circuit includes three transistors. A level shifter comprises a first-stage voltage converting circuit, a second-stage voltage converting circuit, and a voltage pull-up circuit.
    Type: Application
    Filed: January 28, 2008
    Publication date: July 30, 2009
    Inventor: Chung-Zen Chen
  • Patent number: 7547941
    Abstract: A NAND non-volatile two-bit memory cell comprises a cell stack and two select stacks disposed on an active area of a substrate. Each select stack is respectively disposed on a side of the cell stack with a sidewall between the cell stack and a respective select stack. The cell stack has four components: a first dielectric layer disposed over the substrate; a charge accumulation layer capable of holding charge in a portion thereof to store information and disposed over the first dielectric layer; a second dielectric layer disposed over the charge accumulation layer; and a control gate disposed over the second dielectric layer. The select stack has two components: a third dielectric layer disposed over the substrate and a select gate, capable of inverting an underneath channel region to function as a source or a drain of the memory cell, disposed over the third dielectric layer.
    Type: Grant
    Filed: May 4, 2006
    Date of Patent: June 16, 2009
    Assignee: Elite Semiconductor Memory Technology, Inc.
    Inventor: Chung-Zen Chen
  • Publication number: 20090146702
    Abstract: A charge pump comprises a ring oscillator and a pumping circuit. The ring oscillator provides a plurality of oscillating clocks. The pumping circuit includes a plurality of pumping blocks coupled to each other for outputting a boosted voltage, and each pumping block is connected to a corresponding oscillating clock.
    Type: Application
    Filed: December 11, 2007
    Publication date: June 11, 2009
    Applicant: ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC.
    Inventor: Chung Zen Chen
  • Publication number: 20090109782
    Abstract: A temperature detector in an integrated circuit comprises a temperature-dependent voltage generator, a ring oscillator, a timer and a clock-driven recorder. The temperature-dependent voltage generator is configured to generate at least one temperature-dependent voltage. The ring oscillator is configured to generate a clock signal, which is affected by one of the at least one temperature-dependent voltage. The timer is configured to generate a time-out signal, which is affected by one of the temperature-dependent voltage. The clock-driven recorder has a clock input terminal in response to the clock signal and time-out signal.
    Type: Application
    Filed: October 31, 2007
    Publication date: April 30, 2009
    Applicant: ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC
    Inventor: Chung Zen Chen
  • Patent number: 7525849
    Abstract: A method of programming a group of memory cells in a semiconductor memory device selecting a group of memory cells for programming, and enabling a first subgroup of memory cells from the group of memory cells for programming. After enabling the first subgroup, the programming method waits a first predetermined time period and after the first predetermined time period, enables a second subgroup of memory cells from the group of memory cells for programming while continuing to enable the first subgroup for programming.
    Type: Grant
    Filed: February 13, 2007
    Date of Patent: April 28, 2009
    Assignee: Elite Semiconductor Memory Technology, Inc.
    Inventor: Chung-Zen Chen
  • Publication number: 20080316844
    Abstract: A selection method of bit line redundancy repair includes the steps of providing a plurality of logical addresses of memory blocks in the normal cell array, generating a plurality of extra fuse signals, generating a code based on states of the extra fuse signals, the code matching a defective type of the memory blocks, and selecting a plurality of redundancy blocks in the redundancy cell array to replace the memory blocks according to the code. The apparatus includes a redundancy repair enable circuit for generating a redundancy enable signal based on logical addresses of the memory blocks, a controlling fuse circuit for sending a code matching a defective type of the memory blocks, and a redundancy decoder circuit for receiving the redundancy enable signal and the code to replace a plurality of memory blocks in the normal cell array with redundancy blocks.
    Type: Application
    Filed: June 22, 2007
    Publication date: December 25, 2008
    Applicant: ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC.
    Inventor: Chung Zen Chen
  • Patent number: 7466611
    Abstract: A selection method of bit line redundancy repair includes the steps of providing a plurality of logical addresses of memory blocks in the normal cell array, generating a plurality of extra fuse signals, generating a code based on states of the extra fuse signals, the code matching a defective type of the memory blocks, and selecting a plurality of redundancy blocks in the redundancy cell array to replace the memory blocks according to the code. The apparatus includes a redundancy repair enable circuit for generating a redundancy enable signal based on logical addresses of the memory blocks, a controlling fuse circuit for sending a code matching a defective type of the memory blocks, and a redundancy decoder circuit for receiving the redundancy enable signal and the code to replace a plurality of memory blocks in the normal cell array with redundancy blocks.
    Type: Grant
    Filed: June 22, 2007
    Date of Patent: December 16, 2008
    Assignee: Elite Semiconductor Memory Technology Inc.
    Inventor: Chung Zen Chen
  • Patent number: 7443230
    Abstract: A charge pump circuit including a plurality of controlled charge pumps (CPs), a plurality of uncontrolled CPs, a plurality of control units, and an output unit is provided. Each controlled CP determines whether to provide charges to a node by a control signal, and each uncontrolled CP constantly provides charges to the node. The higher the node voltage at the node is, the more the controlled CPs not providing charge to the node are, so as to suppress the voltage of the node. In addition, the output unit regulates and outputs an output voltage according to the node voltage by the negative feedback.
    Type: Grant
    Filed: August 10, 2006
    Date of Patent: October 28, 2008
    Assignee: Elite Semiconductor Memory Technology Inc.
    Inventors: Chung-Zen Chen, Chung-Shan Kuo, Yang-Chieh Lin
  • Publication number: 20080192545
    Abstract: A method of programming a group of memory cells in a semiconductor memory device selecting a group of memory cells for programming, and enabling a first subgroup of memory cells from the group of memory cells for programming. After enabling the first subgroup, the programming method waits a first predetermined time period and after the first predetermined time period, enables a second subgroup of memory cells from the group of memory cells for programming while continuing to enable the first subgroup for programming.
    Type: Application
    Filed: February 13, 2007
    Publication date: August 14, 2008
    Applicant: ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC.
    Inventor: Chung-Zen Chen
  • Patent number: 7403427
    Abstract: In a method of erasing flash memory cells, the flash memory cells organized in selectable memory blocks, the erasing step comprising applying an erase pulse voltage to a commonly biased cell well of at least one selected and at least one unselected memory blocks, the method comprising the steps of: raising the erase pulse voltage to a first intermediate voltage less than a target erase pulse voltage; maintaining the erase pulse voltage at the first intermediate voltage for a first period of time; after the first time period, raising the erase pulse voltage to the target erase pulse voltage; and maintaining the erase pulse voltage at the target erase pulse voltage during an erase operation.
    Type: Grant
    Filed: November 21, 2005
    Date of Patent: July 22, 2008
    Assignee: Elite Semiconductor Memory Technology, Inc.
    Inventor: Chung-Zen Chen
  • Patent number: 7391651
    Abstract: A method for programming a multi-level-cell NAND flash memory device having plural memory cells is disclosed to reduce the programming time. The method comprises: programming each memory cell to a zero state, programming from the zero state to a first state by activating a first program signal and programming from the zero state to a quasi-second state and a semi-third state by activating a second program signal, programming from the quasi-second state to a second state and programming from the semi-third state to a quasi-third state by activating the second program signal, and programming from the quasi-third state to a third state by activating the first program signal. The present invention also discloses a page buffer to perform the method for programming a multi-level-cell NAND flash memory device, which comprises a bit line selection circuit, a first register, a second register, a first verify circuit, a second verify circuit and an exclusion circuit.
    Type: Grant
    Filed: May 12, 2006
    Date of Patent: June 24, 2008
    Assignee: Elite Semiconductor Memory Technology Inc.
    Inventor: Chung Zen Chen
  • Publication number: 20080144389
    Abstract: A memory device of the non-volatile type including a memory array having a plurality of memory cells organized as sectors, each sector having a main word line associated with a plurality of local word lines, each local word line coupled to the main word line by a respective local word line driver circuit, each of the local word line driver circuits consisting of a first MOS transistor coupled between the respective main word line and a respective local word line and a second MOS transistor coupled between the respective local word line and a first biasing terminal.
    Type: Application
    Filed: December 14, 2006
    Publication date: June 19, 2008
    Applicant: ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC.
    Inventors: Chung-Zen Chen, Yang-Chieh Lin, Chung-Shan Kuo
  • Publication number: 20080109582
    Abstract: A transmission method for a serial periphery interface (SPI) serial flash includes the steps of providing a first system clock signal and transmitting a plurality of data strings with each two bits of the data strings transmitted in a period of the first system clock signal. A second system clock signal is generated by the first system clock signal to provide a double frequency to enhance the transmission rate of all the data inputted into or outputted from the SPI serial flash.
    Type: Application
    Filed: November 6, 2006
    Publication date: May 8, 2008
    Applicant: ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC.
    Inventor: Chung Zen Chen