Patents by Inventor Claude R. Gauthier

Claude R. Gauthier has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6781355
    Abstract: An apparatus for compensating for the effects of resonance in an integrated circuit's power distribution network is provided. A resonance detector monitors transmissions from the integrated circuit for certain bit patterns that may excite the power distribution network at a specific frequency and cause power supply resonance. Power supply resonance causes an increase in power supply impedance. When offending transmissions are detected, the resonance detector activates a damping element on the integrated circuit which dampens the resonance. The damping element is a resistive device between two power supply lines that decreases power supply impedance when activated.
    Type: Grant
    Filed: October 18, 2002
    Date of Patent: August 24, 2004
    Assignee: Sun Microsystems, Inc.
    Inventors: Claude R. Gauthier, Aninda K. Roy, Brian W. Amick
  • Publication number: 20040160243
    Abstract: A system and method of adjusting a sense amplifier to compensate for the process-type of the sense amplifier includes determining a process-type of the sense amplifier. An amplification control parameter is provided to the sense amplifier. The amplification control parameter is adjusted to adjust the sense amplifier according to the process-type of the sense amplifier.
    Type: Application
    Filed: February 13, 2003
    Publication date: August 19, 2004
    Applicant: Sun Microsystems, Inc
    Inventors: Claude R. Gauthier, Aninda K. Roy, Brian W. Amick
  • Publication number: 20040156396
    Abstract: A data transmission update technique for use in a low power mode and/or a low activity mode of a computer system or a portion thereof is provided. When in the low power mode and/or the low activity mode, the technique initiates a testing of data transmissions, the results of which are used to adjust the timing of data receipt such that accurate and timely date communications are facilitated.
    Type: Application
    Filed: February 7, 2003
    Publication date: August 12, 2004
    Inventors: Brian W. Amick, Claude R. Gauthier, Aninda Roy
  • Publication number: 20040155696
    Abstract: A bias generator adjustment system adjusts a PLL or DLL bias generator dependent on negative bias temperature instability effects in an integrated circuit. The bias generator adjustment system uses an aging independent reference circuit and a bias circuit to operatively adjust a bias generator such that transistor ‘aging’ effects that occur over the lifetime of an integrated circuit are compensated for or corrected.
    Type: Application
    Filed: February 12, 2003
    Publication date: August 12, 2004
    Inventors: Claude R. Gauthier, Pradeep R. Trivedi, Gin S. Yee
  • Patent number: 6774665
    Abstract: A cascode SSTL output buffer using a source follower circuit includes a biasing circuit arranged to generate a first bias signal. The source follower circuit is responsive to the first bias signal and generates a second bias signal which is then used by a cascode circuit that receives an input signal to the SSTL output buffer to drive an output signal from the SSTL output buffer.
    Type: Grant
    Filed: September 26, 2002
    Date of Patent: August 10, 2004
    Assignee: Sun Microsystems, Inc.
    Inventors: Brian W. Amick, Lynn A. Warriner, Claude R. Gauthier, Tri K. Tran
  • Patent number: 6774653
    Abstract: A sensor and method are provided for sensing a physical stimulus in an integrated amount, such as thermal energy and produce a signal that indicates a quantitative value of the physical stimulus along with a value that indicates the operability of the sensor and a value that indicates a sense operation is in process. The sensor and method minimize the number of input and output pins necessary for a sensor to report a measurement response of a physical stimulus.
    Type: Grant
    Filed: August 22, 2001
    Date of Patent: August 10, 2004
    Assignee: Sun Microsystems, Inc.
    Inventors: Spencer M. Gold, Kenneth House, Claude R. Gauthier
  • Publication number: 20040146086
    Abstract: A method and apparatus for monitoring a temperature on an integrated circuit that includes a thin gate oxide transistor. A temperature monitoring system that includes a thick gate oxide transistor is provided. The temperature monitoring system includes a temperature independent voltage generator, a temperature dependent voltage generator that includes a thick gate oxide transistor, and a quantifier operatively connected to the temperature independent voltage generator and temperature dependent voltage generator.
    Type: Application
    Filed: January 23, 2003
    Publication date: July 29, 2004
    Inventors: Claude R. Gauthier, Gin S. Yee
  • Publication number: 20040145396
    Abstract: A charge pump is arranged to generate a current dependent on a phase difference between a first signal and a second signal. A reference circuit is operatively connected to the charge pump and arranged to adjust the charge pump so that the charge pump is independent of an aging effect.
    Type: Application
    Filed: January 23, 2003
    Publication date: July 29, 2004
    Inventors: Gin S. Yee, Claude R. Gauthier, Pradeep R. Trivedi
  • Publication number: 20040148111
    Abstract: A method and apparatus for sensing an aging effect on an integrated circuit using a sensor disposed on the integrated circuit and arranged to generate an output dependent on a condition of an element within the sensor. A processor operatively connected to the sensor is arranged to indicate a code dependent the output.
    Type: Application
    Filed: January 23, 2003
    Publication date: July 29, 2004
    Inventors: Claude R. Gauthier, Pradeep R. Trivedi, Gin S. Yee
  • Patent number: 6768955
    Abstract: An adjustment and calibration system for post-fabrication treatment of a phase locked loop charge pump is provided. The adjustment and calibration system includes at least one adjustment circuit, to which a phase locked loop charge pump output is responsive, and a storage device that selectively stores control information (1) associated with a state of the adjustment circuit and/or (2) from a tester that writes such control information to the storage device, where the control information stored in the storage device is subsequently selectively read out in order to adjust the adjustment circuit to a state corresponding to the control information.
    Type: Grant
    Filed: May 17, 2002
    Date of Patent: July 27, 2004
    Assignee: Sun Microsystems, Inc.
    Inventors: Claude R. Gauthier, Brian W. Amick, Dean Liu, Pradeep Trivedi
  • Publication number: 20040130350
    Abstract: A method and apparatus that dynamically control an amount of offset current generated by a keeper device are provided. Further, a method and apparatus that use a temperature-controlled keeper device to dynamically optimize an evaluation performance of a dynamic circuit are provided. In particular, when IC temperature is relatively high, i.e., there is increased current leakage in the dynamic circuit, an amount of offset current output by the temperature-controlled keeper may be increased, thereby preventing a dynamic node of the dynamic circuit from being discharged, or otherwise adversely affected, by the increased current leakage. Alternatively, when the IC temperature is relatively low, i.e., there is decreased current leakage in the dynamic circuit, the amount of offset current output by the temperature-controlled keeper may be decreased, thereby ensuring that the offset current is not so large that it severely degrades the evaluation performance.
    Type: Application
    Filed: January 7, 2003
    Publication date: July 8, 2004
    Inventors: Shaishav A. Desai, Claude R. Gauthier, Anup S. Mehta
  • Publication number: 20040131128
    Abstract: A method and apparatus for adjusting a frequency characteristic of a signal is provided. A transmitter circuit uses a driver circuit and a filter to generate the signal. The frequency characteristic of the signal is adjusted, or “equalized,” using a replica driver that adjusts the driver circuit and a voltage control circuit that adjusts the filter.
    Type: Application
    Filed: January 8, 2003
    Publication date: July 8, 2004
    Inventors: Aninda K. Roy, Claude R. Gauthier
  • Patent number: 6759877
    Abstract: A method and apparatus that dynamically control an amount of offset current generated by a keeper device are provided. Further, a method and apparatus that use a temperature-controlled keeper device to dynamically optimize an evaluation performance of a dynamic circuit are provided. In particular, when IC temperature is relatively high, i.e., there is increased current leakage in the dynamic circuit, an amount of offset current output by the temperature-controlled keeper may be increased, thereby preventing a dynamic node of the dynamic circuit from being discharged, or otherwise adversely affected, by the increased current leakage. Alternatively, when the IC temperature is relatively low, i.e., there is decreased current leakage in the dynamic circuit, the amount of offset current output by the temperature-controlled keeper may be decreased, thereby ensuring that the offset current is not so large that it severely degrades the evaluation performance.
    Type: Grant
    Filed: January 7, 2003
    Date of Patent: July 6, 2004
    Assignee: Sun Microsystems, Inc.
    Inventors: Shaishav A. Desai, Claude R. Gauthier, Anup S. Mehta
  • Publication number: 20040120430
    Abstract: A communication system comprising transmitting circuitry arranged to transmit a data signal and a timing signal; and receiving circuitry arranged to receive the data signal and the timing signal. The receiving circuitry comprises a first finite impulse response filter arranged to generate a filtered timing signal dependent on the timing signal and a at least one mixer signal; a decision feedback circuit arranged to generate the at least one mixer signal dependent on the filtered timing signal and a calibration signal; and a second finite impulse response filter arranged to generate a filtered data signal dependent on the data signal and the at least one mixer signal.
    Type: Application
    Filed: December 18, 2002
    Publication date: June 24, 2004
    Inventors: Aninda K. Roy, Claude R. Gauthier
  • Publication number: 20040123166
    Abstract: An apparatus for canceling an effect of power supply resonance is provided. The effect of power supply resonance is a variation in power supply voltage potential. This variation may substantially affect an output buffer by causing the output buffer's output to sag below desired values. A voltage regulating circuit is coupled to power supply lines local to the output buffer where the voltage regulating circuit is most effective in reducing voltage potential variation. An exemplary voltage regulating circuit is provided that uses charge-pumped capacitors to raise the power supply voltage potential when it falls below a desired value. A second example of a voltage regulating circuit uses charge-pumped capacitors to lower the power supply voltage potential when it rises above a desired value.
    Type: Application
    Filed: December 23, 2002
    Publication date: June 24, 2004
    Inventors: Claude R. Gauthier, Aninda K. Roy, Brian W. Amick
  • Publication number: 20040120419
    Abstract: A method and apparatus for transmitting a data signal is provided. A transmitter is arranged to transmit the data signal on a transmission line disposed on a printed circuit board. A filter is operatively connected to the transmission line such that the filter is arranged to attenuate a low frequency signal component of the data signal.
    Type: Application
    Filed: December 20, 2002
    Publication date: June 24, 2004
    Inventors: Claude R. Gauthier, Aninda K. Roy
  • Patent number: 6734716
    Abstract: A SSTL memory interface pre-driver stage that uses a voltage regulator to generate a ‘virtual’ supply is provided. The ‘virtual’ supply, being lower than a power supply voltage of the pre-driver stage, allows low voltage transistors to be used, thereby improving interface performance and decreasing system power consumption. The pre-driver stage uses a biasing circuit to bias the voltage regulator, formed by a transistor arranged in a source follower configuration, to generate the ‘virtual’ supply off which a voltage translator stage of the pre-driver stage operates to generate an output of the pre-driver stage.
    Type: Grant
    Filed: September 19, 2002
    Date of Patent: May 11, 2004
    Assignee: Sun Microsystems, Inc.
    Inventors: Brian W. Amick, Lynn Warriner, Claude R. Gauthier, Tri Tran
  • Publication number: 20040088134
    Abstract: A system and method of adjusting a sense amplifier includes providing an amplification control parameter to the sense amplifier. A temperature of the sense amplifier is monitored and the amplification control parameter to the sense amplifier is adjusted according to the temperature of the sense amplifier.
    Type: Application
    Filed: October 31, 2002
    Publication date: May 6, 2004
    Applicant: Sun Microsystems, Inc
    Inventors: Claude R. Gauthier, Shaishav A. Desai, Raymond Heald
  • Publication number: 20040088624
    Abstract: A method for quantifying effects of resonance in an integrated circuit's power distribution network is provided. The power distribution network includes a first power supply line and a second power supply line to provide power to the integrated circuit. Test ranges are selected for two test parameters, reference voltage potential of a receiver and data transmission frequency of the integrated circuit. At each combination of the two test parameters, bit patterns are transmitted by the integrated circuit to the receiver. A comparison is made between the transmitted bits and the received bits to determine whether the transmitted bits were correctly received. The comparison may be used to determine and report a range of values for the reference voltage potential and data transmission frequency that allow the transmitted bits to be correctly received.
    Type: Application
    Filed: October 22, 2002
    Publication date: May 6, 2004
    Inventors: Claude R. Gauthier, Aninda K. Roy, Brian W. Amick
  • Publication number: 20040076025
    Abstract: An apparatus for compensating for the effects of resonance in an integrated circuit's power distribution network is provided. A resonance detector monitors transmissions from the integrated circuit for certain bit patterns that may excite the power distribution network at a specific frequency and cause power supply resonance. Power supply resonance causes an increase in power supply impedance. When offending transmissions are detected, the resonance detector activates a damping element on the integrated circuit which dampens the resonance. The damping element is a resistive device between two power supply lines that decreases power supply impedance when activated.
    Type: Application
    Filed: October 18, 2002
    Publication date: April 22, 2004
    Inventors: Claude R. Gauthier, Aninda K. Roy, Brian W. Amick