Patents by Inventor Fwu-Iuan Hshieh

Fwu-Iuan Hshieh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5973361
    Abstract: A new transistor cell is disclosed in this invention which is formed in a semiconductor substrate with a drain region of a first conductivity type formed at a bottom surface of the substrate. The DMOS cell includes a polysilicon layer constituting a gate supported on a top surface of the substrate, the gate surrounding and defining an outer boundary of the transistor cell having a removed polysilicon opening disposed substantially in a central portion of the cell. The DMOS cell further includes a source region of the first conductivity disposed in the substrate near edges of the removed polysilicon opening with a portion extends underneath the gate. The DMOS cell further includes a body region of a second conductivity type disposed in the substrate occupying an entire region under the removed polysilicon opening thus encompassing the source region and having a portion extends underneath the gate.
    Type: Grant
    Filed: September 15, 1997
    Date of Patent: October 26, 1999
    Assignee: Magepower Semiconductor Corporation
    Inventors: Fwu-Iuan Hshieh, Kong Chong So, Danny Chi Nim
  • Patent number: 5960275
    Abstract: This invention shows an improved method for fabricating a MOSFET transistor on a substrate to improve a device ruggedness.
    Type: Grant
    Filed: October 28, 1996
    Date of Patent: September 28, 1999
    Assignee: MageMOS Corporation
    Inventors: Koon Chong So, Fwu-Iuan Hshieh
  • Patent number: 5930630
    Abstract: The invention discloses method for fabricating a MOSFET on a substrate to improve device ruggedness.
    Type: Grant
    Filed: July 23, 1997
    Date of Patent: July 27, 1999
    Assignee: MegaMOS Corporation
    Inventors: Fwu-Iuan Hshieh, Kong Chong So, Danny Chi Nim
  • Patent number: 5929481
    Abstract: A trenched DMOS transistor overcomes the problem of a parasitic JFET at the trench bottom (caused by deep body regions extending deeper than the trench) by providing a doped trench bottom implant region at the bottom of the trench and extending into the surrounding drift region. This trench bottom implant region has the same doping type, but is more highly doped, than the surrounding drift region. The trench bottom implant region significantly reduces the parasitic JFET resistance by optimizing the trench bottom implant dose, without creating reliability problems.
    Type: Grant
    Filed: November 4, 1997
    Date of Patent: July 27, 1999
    Assignee: Siliconix incorporated
    Inventors: Fwu-Iuan Hshieh, Brian H. Floyd, Mike F. Chang, Danny Nim, Daniel Ng
  • Patent number: 5923065
    Abstract: This invention discloses a MOSFET device in a semiconductor chip with a top surface and a bottom surface. The MOSFET device includes a drain region, doped with impurities of a first conductivity type, formed in the semiconductor chip near the bottom surface. The MOSFET device further includes a vertical pn-junction region, which includes a lower-outer body region, doped with impurities of a second conductivity type, formed on top of the drain region. The pn-junction region further includes a source region, doped with impurities of the first conductivity type, formed on top of the lower-outer body region wherein the lower-outer body region defining a channel region extending from the source region to the drain region near the top surface. The MOSFET device further includes a gate formed on top of the channel region on the top surface. The gate includes a thin insulative bottom layer for insulating from the channel region.
    Type: Grant
    Filed: June 12, 1996
    Date of Patent: July 13, 1999
    Assignee: MegaMOS Corporation
    Inventors: Koon Chong So, Danny Chi Nim, True-Lon Lin, Fwu-Iuan Hshieh, Yan Man Tsui
  • Patent number: 5917216
    Abstract: A trenched MOSFET in its on-state conducts current through an accumulation region and through an inverted depletion barrier layer located along the trench sidewalls. Blocking is achieved by gate control depletion of the adjacent region and by the depletion barrier layer (having the appearance of "ears" in a cross sectional view and being of opposite doping type to the adjacent region) which extends laterally from the trench sidewalls into the drift region. This MOSFET has superior on-state specific resistance to that of prior art trenched MOSFETs and also has good performance in terms of on state resistance, while having superior blocking characteristics to those of prior art trenched MOSFETs. The improvement in the blocking characteristic is provided by the depletion barrier layer which is a semiconductor doped region. In the blocking state, the depletion barrier layer is fully or almost fully depleted to prevent parasitic bipolar conduction.
    Type: Grant
    Filed: October 31, 1996
    Date of Patent: June 29, 1999
    Assignee: Siliconix incorporated
    Inventors: Brian H. Floyd, Dorman C. Pitzer, Fwu-Iuan Hshieh, Mike F. Chang
  • Patent number: 5910669
    Abstract: A DMOS field effect transistor having its gate electrode located in a trench includes a lightly doped epitaxial layer overlying the usual epitaxial layer. The trench penetrates only part way through the upper epitaxial layer which is more lightly doped than is the underlying lower epitaxial layer. The lightly doped upper epitaxial layer reduces the electric field at the bottom of the trench, thus protecting the gate oxide from breakdown during high voltage operation. Advantageously the upper portion of the lightly doped upper epitaxial layer has little adverse effect on the transistor's on resistance.
    Type: Grant
    Filed: July 24, 1992
    Date of Patent: June 8, 1999
    Assignee: Siliconix incorporated
    Inventors: Mike F. Chang, Fwu-Iuan Hshieh, Sze-Hon Kwan, King Owyang
  • Patent number: 5907169
    Abstract: The present invention discloses a MOSFET transistor supported on a substrate. The MOSFET transistor includes an epitaxial-layer of a first conductivity type near a top surface of the substrate defining a drain region therein. The MOSFET transistor further includes an oxide block supported on a raised silicon terrace of the epitaxial layer disposed in a central portion of the transistor above a JFET reduction region of a first conductivity type of higher dopant concentration than the epitaxial layer. The MOSFET transistor further includes a lower-outer body region of a second conductivity type surrounding the JFET reduction region disposed near the top surface and defining a boundary of the MOSFET transistor. The MOSFET transistor further includes a source region of the first conductivity type enclosed in the lower-outer body region disposed near the top surface and extended to the transistor boundary.
    Type: Grant
    Filed: April 18, 1997
    Date of Patent: May 25, 1999
    Assignee: MegaMOS Corporation
    Inventors: Fwu-Iuan Hshieh, True-Lon Lin, Koon Chong So
  • Patent number: 5907776
    Abstract: A power MOSFET (Metal Oxide Semiconductor Field Effect Transistor) device formed on a semiconductor substrate having a body region of a first conductivity type diffused in a semiconductor substrate with an epitaxial layer of a second conductivity type. There is also a source region of a second conductivity type formed in the body region. A portion of the body region adjacent to the source region is compensated by ion implanting a material of the second conductivity type in the portion of the body region such that the impurity concentration of the body region at the portion is reduced. As a consequence, with reduced impurity charge in the body region adjacent to the source, the threshold voltage of the MOSFET device is lowered but at no comprise in punch-through tolerance because the reduction in charge is remote from the origin of the depletion layer which is located at the boundary between the body region and the epitaxial layer.
    Type: Grant
    Filed: July 11, 1997
    Date of Patent: May 25, 1999
    Assignee: MagePower Semiconductor Corp.
    Inventors: Fwu-Iuan Hshieh, Koon Chong So
  • Patent number: 5904525
    Abstract: A method for forming a trenched DMOS transistor with deep body regions that occupy minimal area on an epitaxial layer formed on a semiconductor substrate. A first oxide layer is formed over the epitaxial layer and patterned to define deep-body areas beneath which the deep body regions are to be formed. Next, diffusion-inhibiting regions of the first conductivity type are formed in each of the deep-body areas before forming a second oxide layer covering the deep-body areas and the remaining portion of the first oxide layer. Portions of the second oxide layer are then removed to expose the centers of the diffusion inhibiting regions, leaving the first oxide layer and oxide sidewall spacers from the second oxide layer to cover the peripheries of the diffusion-inhibiting regions. A deep-body diffusion of a second conductivity type is then performed, resulting in the formation of deep body regions in the epitaxial layer between the sidewall spacers.
    Type: Grant
    Filed: May 8, 1996
    Date of Patent: May 18, 1999
    Assignee: Siliconix incorporated
    Inventors: Fwu-Iuan Hshieh, Yueh-Se Ho, Bosco Lan, Jowei Dun
  • Patent number: 5895951
    Abstract: This invention discloses a MOSFET device which includes a plurality of vertical cells each includes a source, a drain, and a channel for conducting source-to-drain current therethrough. Each of the vertical cells is surrounded by a polysilicon layer acting as a gate for controlling the source-to-drain current through the channel. The MOSFET device further include a plurality of doping trenches filled with trench-filling materials, The MOSFET device further includes a plurality of deep-doped regions disposed underneath the doping trenches wherein the deep-doped region extends downwardly to a depth which is substantially a sum of an implant depth of the deep-doped region and a vertical diffusion depth below a bottom of the doping trenches.
    Type: Grant
    Filed: April 5, 1996
    Date of Patent: April 20, 1999
    Assignee: MegaMOS Corporation
    Inventors: Koon Chong So, Yan Man Tsui, Fwu-Iuan Hshieh, True-Lon Lin, Danny Chi Nim
  • Patent number: 5894150
    Abstract: This invention discloses a DMOS planar power device having a plurality of transistor cells formed in a semiconductor substrate with a drain region of a first conductivity type disposed at a bottom surface of the substrate. Each of the DMOS transistor cells includes a polysilicon segment constituting a gate supported on a top surface of the substrate wherein the gate being disposed substantially in a center portion of the transistor cell. The DMOS transistor cell further includes a source region of the first conductivity type disposed in the substrate surrounding edges of the gate with a portion extends underneath the gate. The DMOS transistor cell further includes a body region doped with a body dopant of a second conductivity type disposed in the substrate encompassing the source region.
    Type: Grant
    Filed: December 8, 1997
    Date of Patent: April 13, 1999
    Assignee: Magepower Semiconductor Corporation
    Inventor: Fwu-Iuan Hshieh
  • Patent number: 5883410
    Abstract: The present invention discloses a power transistor disposed on a substrate. The power device includes a core cell area comprising a plurality of power transistor cells each having drain and a source. Each of the power transistor cells further having a polycrystalline silicon gate formed on the substrate as part of a polycrystalline silicon gate layer overlaying the substrate. The polycrystalline silicon gate layer includes a plurality of polycrystalline gate-layer-extension extending to gate contact areas for forming gate contacts with a contact metal disposed thereon. The power transistor further includes a plurality of contact-metal-resistant pad each includes a thick oxide pad disposed below the gate contact areas underneath the polycrystalline gate layer extension whereby the contact-metal resistant pads resists the contact metal from penetrating therethrough and short to the substrate disposed thereunder.
    Type: Grant
    Filed: June 13, 1997
    Date of Patent: March 16, 1999
    Assignee: MegaMOS Corporation
    Inventors: Koon Chong So, Fwu-Iuan Hshieh, Danny Chi Nim, Yan Man Tsui
  • Patent number: 5883416
    Abstract: The present invention discloses a power transistor disposed on a substrate. The power device includes a core cell area comprising a plurality of power transistor cells each having drain and a source. Each of the power transistor cells further having a polycrystalline silicon gate formed on the substrate as part of a polycrystalline silicon gate layer overlaying the substrate. The polycrystalline silicon gate layer includes a plurality of polycrystalline gate-layer-extension extending to gate contact areas for forming gate contacts with a contact metal disposed thereon. The power transistor further includes a plurality of contact-metal-resistant pad each includes a thick oxide pad disposed below the gate contact areas underneath the polycrystalline gate layer extension whereby the contact-metal resistant pads resists the contact metal from penetrating therethrough and short to the substrate disposed thereunder.
    Type: Grant
    Filed: January 31, 1997
    Date of Patent: March 16, 1999
    Assignee: MegaMOS Corporation
    Inventors: True-Lon Lin, Koon Chong So, Fwu-Iuan Hshieh, Yan Man Tsui
  • Patent number: 5877529
    Abstract: Improved power MOSFET structure, and fabrication process are disclosed in this invention to achieve higher breakdown voltage and improved device ruggedness. The power transistor includes a core cell area which includes a plurality of power transistor cells and a termination area. The power transistor further includes an outer pickup guarding ring, disposed in the termination area guarding the core cell area, for picking up free charged-particles generated in the termination area for preventing the free charged particles from entering the core cell area. In another preferred embodiment, the power transistor further includes an inner pickup guarding fence and blocks, disposed between the termination area and the core cell area for picking up free charged-particles not yet picked up by the outer pickup guarding ring for preventing the free charged particles from entering the core cell area.
    Type: Grant
    Filed: November 26, 1997
    Date of Patent: March 2, 1999
    Assignee: MegaMOS Corporation
    Inventors: Koon Chong So, Danny Chi Nim, Fwu-Iuan Hshieh, Yan Man Tsui, True-Lon Lin, Shu-Hui Cheng
  • Patent number: 5844277
    Abstract: A MOSFET device formed in a semiconductor chip with a top surface and a bottom surface. The MOSFET device includes a drain region doped with impurities of a first conductivity type, formed near the bottom surface. The MOSFET device further includes a plurality of vertical cells wherein each of the vertical cell includes a vertical pn-junction zone region includes a lower-outer body region, doped with impurities of a second conductivity type, formed on top of the drain region. The pn-junction region further includes a source region, doped with impurities of the first conductivity type, formed on top of the lower-outer body region, the lower-outer body region surrounding the source region and extending to the top surface thus defining a cell area for the cell. The vertical cell further includes a source contact formed on the top surface contacting the source region. The MOSFET further includes a plurality of gates.
    Type: Grant
    Filed: February 20, 1996
    Date of Patent: December 1, 1998
    Assignee: MagePower Semiconductor Corp.
    Inventors: Fwu-Iuan Hshieh, True-Lon Lin
  • Patent number: 5821583
    Abstract: A trenched DMOS transistor has significantly reduced on-resistance. A lightly doped P tub is formed surrounding the P+ body region in order to enhance avalanche breakdown. Thus the epitaxial layer resistivity can be decreased to reduce device on-resistance, while the desired breakdown voltage is also achieved. The on-resistance is further reduced by adding a pre-initial oxidation implant, i.e. phosphorous for an N channel device or boron for a P channel device. This forms a more heavily doped JFET or pinch region at the bottom of the trench and in the upper portion of the drift region. This N JFET region (which is P doped for a P channel device) is more heavily doped than the underlying epitaxial layer and surrounds the trench bottom, thus reducing on-resistance by increasing local doping concentration where otherwise a parasitic JFET would be present.
    Type: Grant
    Filed: March 6, 1996
    Date of Patent: October 13, 1998
    Assignee: Siliconix incorporated
    Inventors: Fwu-Iuan Hshieh, Lih-Ying Ching, Hoang Tran, Mike F. Chang
  • Patent number: 5770503
    Abstract: A low threshold voltage power DMOS transistor structure is disclosed having a lightly doped channel region formed in a shallow layer of relatively lightly doped epitaxial silicon. The light doping of the shallow epitaxial layer minimizes variations in threshold voltage and local variations in punch-through susceptibility due to nonuniformities in epitaxial doping concentration. A relatively heavily doped epitaxial layer is disposed underneath the shallow lightly doped epitaxial layer to reduce the drain to source resistance, R.sub.DS. Because the relatively heavily doped epitaxial layer is located below the channel region and not in the regions of the structure most susceptible to body region punch-through, providing the relatively highly doped epitaxial layer does not cause variations in threshold voltage and does not cause variations in the reverse bias voltage at which punch-through across the body region occurs.
    Type: Grant
    Filed: July 17, 1997
    Date of Patent: June 23, 1998
    Assignee: Siliconix Incorporated
    Inventors: Fwu-Iuan Hshieh, Hamza Yilmaz, Mike Chang
  • Patent number: 5767578
    Abstract: An integrated circuit chip has full trench dielectric isolation of each portion of the chip. Initially the chip substrate is of conventional thickness and has semiconductor devices formed in it. After etching trenches in the substrate and filling them with dielectric material, a heat sink cap is attached to the passivation layer on the substrate front side surface. The passivation layer is a CVD diamond film which provides both electrical insulation and thermal conductivity. The substrate backside surface is removed (by grinding and/or CMP) to expose the bottom portion of the trenches. This fully isolates each portion of the die and eliminates mechanical stresses at the trench bottoms. Thereafter drain or collector electrical contacts are provided on the substrate backside surface. In a flip chip version, frontside electrical contacts extend through the frontside passivation layer to the heat sink cap.
    Type: Grant
    Filed: April 19, 1996
    Date of Patent: June 16, 1998
    Assignee: Siliconix incorporated
    Inventors: Mike F. Chang, King Owyang, Fwu-Iuan Hshieh, Yueh-Se Ho, Jowei Dun, Hans-Jurgen Fusser, Reinhard Zachai
  • Patent number: 5763914
    Abstract: The present invention discloses a power transistor cell supported on a semiconductor substrate with a top surface and a bottom surface. The power transistor cell includes a drain region, doped with impurities of a first conductivity type, formed at the bottom surface. The power transistor cell further includes a polysilicon gate layer overlaying the top surface includes a polysilicon opening disposed substantially in a central portion of the transistor cell with a remaining portion of the polysilicon layer constituting a gate and defining an outer boundary for the transistor cell wherein the polysilicon opening and the outer boundary defined by the gate for the transistor cell constituting substantially non-orthogonal parallelograms. The power transistor further includes a source region, doped with the first conductivity type, disposed in the substrate underneath and around an outer edge of the source opening with a small portion extends underneath the gate.
    Type: Grant
    Filed: July 16, 1997
    Date of Patent: June 9, 1998
    Assignee: MegaMOS Corporation
    Inventors: Fwu-Iuan Hshieh, Danny Chi Nim