Patents by Inventor Giuseppe Ferla

Giuseppe Ferla has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5130272
    Abstract: Along the outline of a first doped region, a first mask is formed. The mask is made up of a dielectric opposed to the oxygen diffusion. Another mask is created within this first mask, using a process of selective thermal oxidation. The second mask is used to implant dopant in a second region which will only be defined along the outlines of the first region.
    Type: Grant
    Filed: July 9, 1991
    Date of Patent: July 14, 1992
    Assignee: SGS-Thomson Microelectronics S.r.L.
    Inventors: Giuseppe Ferla, Paolo Lanza, Carmelo Magro
  • Patent number: 5118635
    Abstract: A description is given of two versions of an integrated structure in the emitter switching configuration comprising a high-voltage bipolar power transistor and a low-voltage MOS power transistor. In the vertical MOS version, the emitter region of the bipolar transistor is completely buried, partly in a first N- epitaxial layer and partly in a second N- epitaxial layer; the MOS is located above the emitter region. The bipolar is thus a completely buried active structure. In the horizontal MOS version, in a N- epitaxial layer there are two P+ regions, the first, which constitutes the base of the bipolar transistor, receives the N+ emitter region of the same transistor; the second receives two N+ regions which constitute the MOS source and drain regions, respectively; the front of the chip is provided with metal plating to ensure the connection between the MOS drain and the bipolar emitter contacts.
    Type: Grant
    Filed: August 23, 1991
    Date of Patent: June 2, 1992
    Assignee: SGS-Thomson Microelectronics S.R
    Inventors: Ferruccio Frisina, Giuseppe Ferla
  • Patent number: 5083182
    Abstract: The emitter region of a speed-up transistor is created in a base of a final transistor of a Darlington device and has a relatively low dopant concentration and small thickness.
    Type: Grant
    Filed: October 24, 1989
    Date of Patent: January 21, 1992
    Assignee: SGS-Thomson Microelectronics S.r.l.
    Inventors: David Ballaro', Alfonso Patti, Giuseppe Ferla, Ferruccio Frisina
  • Patent number: 5065213
    Abstract: A description is given of two versions of an integrated structure in the emitter switching configuration comprising a high-voltage bipolar power transistor an a low-voltage MOS power transistor. In the vertical MOS version, the emitter region of the bipolar transistor is completely buried, partly in a first N-epitaxial layer and partly in a second N epitaxial layer; the MOS is located above the emitter region. The bipolar is thus completely buried active sturcture. In the horizontal MOS version, in a N-epitaxial layer there are two P+regions, the first, which constitutes the base of the bipolar transistor, receives the N+emitter region of the same transistor; the second receives two N+regions which constitute the MOS source and drain regions, respectively; the front of the chip is provided with metal plating to ensure the connection between the MOS drain and the bipolar emitter contacts.
    Type: Grant
    Filed: December 21, 1988
    Date of Patent: November 12, 1991
    Assignee: SGS-Thomson Microelectronics S.r.l.
    Inventors: Ferruccio Frisina, Giuseppe Ferla
  • Patent number: 4881117
    Abstract: A multiplicity of semiconductor chips constituting the active elements of a semiconductor power device are attached, in a predetermined configuration, to a metal plate which acts as both a support and a first electrical terminal. Two other electrical terminals are formed by two metal electrodes having an interdigitated structure with the fingers of one electrode being inserted between those of the other electrode and which are positioned above the semiconductor chips and have tabs for establishing a connection between the electrodes and the two contact areas of each chip.
    Type: Grant
    Filed: February 23, 1984
    Date of Patent: November 14, 1989
    Assignee: SGS-ATES Componenti Elettronici S.p.A.
    Inventors: Luciano Gandolfi, Giuseppe Ferla
  • Patent number: 4667393
    Abstract: The invention relates to a method for the manufacture of high voltage semiconductor devices with at least one planar junction with a variable charge concentration.The method consists in doping with impurities of a same type, in a region of monocrystalline semiconductor material, a first zone, and then a second zone which comprises the first, and so on, and in carrying out a subsequent heat treatment so as to provide a planar junction with a stepped profile and a concentration of impurities which decreases from the center to the periphery in a predetemined range. In this way the intensity of the surface electric field, when the junction is reverse biased, is reduced as a result of which it is possible to provide planar junctions having very high breakdown voltages of some thousands of volts.
    Type: Grant
    Filed: August 21, 1985
    Date of Patent: May 26, 1987
    Assignee: SGS Microelettronica S.p.A.
    Inventors: Giuseppe Ferla, Salvatore Musumeci
  • Patent number: 4641171
    Abstract: A monolithic semiconductor device including an integrated control circuit and a pair of power transistors in a Darlington configuration integrated in the same chip solves the problem of ON-OFF switching which is prevented by the presence of parasitic transistors within the structure, these transistors preventing the correct operation of the device at saturation. The solution involves a suitable arrangement of the components in the chip, with the output transistor of the Darlington pair disposed in an intermediate position between the drive transistor of the pair and the integrated control circuit. The addition of semiconductor shields, disposed between the output transistor of the Darlington pair and the integrated control circuit further reduces the damaging effects of the parasitic transistors.
    Type: Grant
    Filed: September 17, 1985
    Date of Patent: February 3, 1987
    Assignee: SGS Microelectronica SpA
    Inventors: Franco Bertotti, Giuseppe Ferla, Salvatore Musumeci, Salvatore Raciti
  • Patent number: 4315239
    Abstract: Filiform elements of predetermined resistivity, e.g. selectively destructible leads of an electrically programmable read-only memory, are formed on a semiconductor substrate such as a silicon body by first depositing thereon a layer of dielectric material such as SiO.sub.2 and topping that layer with a conductive or nonconductive coating which is resistant to a chemical such as hydrofluoric acid capable of attacking the dielectric layer. Next, the top coating is partly destroyed by photolithographic treatment to leave at least one substantially rectangular patch. Thereafter, the dielectric layer is isotropically attacked by the aforementioned chemical with resulting reduction to about half its original thickness and concurrent lateral erosion of a patch-supporting pedestal of that layer whereby channels of generally semicylindrical concavity are formed around the periphery of this pedestal.
    Type: Grant
    Filed: August 13, 1980
    Date of Patent: February 9, 1982
    Assignee: SGS Ates, Componenti Elettronici S.P.A.
    Inventors: Vincenzo Daniele, Giuseppe Corda, Andrea Ravaglia, Giuseppe Ferla
  • Patent number: 4310571
    Abstract: Filiform elements of predetermined resistivity, e.g. selectively destructible leads of an electrically programmable read-only memory, are formed on a semiconductor substrate such as a silicon body by first depositing thereon a layer of dielectric material such as SiO.sub.2 and topping that layer with a conductive or nonconductive coating which is resistant to a chemical such as hydrofluoric acid capable of attacking the dielectric layer. Next, the top coating is partly destroyed by photolithographic treatment to leave at least one substantially rectangular patch. Thereafter, the dielectric layer is isotropically attacked by the aforementioned chemical with resulting reduction to about half its original thickness and concurrent lateral erosion of a patch-supporting pedestal of that layer whereby channels of generally semicylindrical concavity are formed around the periphery of this pedestal.
    Type: Grant
    Filed: April 27, 1979
    Date of Patent: January 12, 1982
    Assignee: SGS ATES, Componenti Elettronici S.p.A.
    Inventors: Vincenzo Daniele, Giuseppe Corda, Andrea Ravaglia, Giuseppe Ferla
  • Patent number: 4277291
    Abstract: Two patches of silicon nitride are formed above spaced-apart regions of an n-type substrate (2) on an overlying oxide layer (8) of small thickness. Arsenic ions are then implanted through the oxide layer in substrate areas not covered by the patches whereupon one patch (10a) and an adjoining portion of the oxide layer are covered by a photoresist mask (14), leaving unprotected the second patch (10b) and an oxide portion adjacent thereto. The wafer is then bombarded with boron ions, first at a relatively low energy level to penetrate the last-mentioned oxide portion and then at a higher energy level with additional penetration of the second patch (10b) to form a p-well (18) bounded by a p+ guard zone (20); the previously implanted arsenic ions in the unbombarded area form an n+ guard zone (22).
    Type: Grant
    Filed: January 21, 1980
    Date of Patent: July 7, 1981
    Assignee: SGS-ATES Componenti Elettronici S.p.A.
    Inventors: Gianfranco Cerofolini, Giuseppe Ferla