Patents by Inventor Hiroyuki Uchiyama

Hiroyuki Uchiyama has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110104865
    Abstract: A semiconductor device includes: a transistor including source and drain diffusion-layers, a gate insulating film and a gate electrode; first and second plugs formed in a first interlayer-insulating film and connected to the source and drain diffusion-layers, respectively; a third plug extending through a second interlayer-insulating film and connected to the first plug; a first interconnection-wire formed on the second interlayer-insulating film and connected to the third plug; a second interconnection-wire formed on a third interlayer-insulating film and intersecting the first interconnection-wire; a fourth interlayer-insulating film; a hole extending through the fourth, third and second interlayer-insulating films, the hole being formed such that a side surface of the second interconnection-wire is exposed; and a fourth plug filling the hole via an intervening dielectric film and connected to the second plug, wherein a capacitor is formed using the fourth plug, the second interconnection-wire and the diele
    Type: Application
    Filed: January 10, 2011
    Publication date: May 5, 2011
    Applicant: ELPIDA MEMORY, INC.
    Inventor: Hiroyuki UCHIYAMA
  • Patent number: 7932142
    Abstract: A semiconductor device includes a substrate; a first insulating layer provided on the substrate; a conductive layer buried in the first insulating layer; a semiconductor pillar including a lower diffusion layer provided immediately above the conductive layer, the lower diffusion layer being electrically connected to the conductive layer, a semiconductor layer on the lower diffusion layer, and an upper diffusion layer on the semiconductor layer; a gate insulating film provided on a peripheral side surface of the semiconductor layer; a gate electrode provided on the gate insulating film; and a second insulating layer provided such that the gate electrode and a circumference of the semiconductor pillar are buried in the second insulating layer.
    Type: Grant
    Filed: October 27, 2008
    Date of Patent: April 26, 2011
    Assignee: Elpida Memory, Inc.
    Inventor: Hiroyuki Uchiyama
  • Publication number: 20110081655
    Abstract: An object of the present invention relates to distinguishing, from a fluorophore of an unreacted substrate, a single fluorophore attached to a nucleotide that is incorporated into a probe by a nucleic acid synthesis. The present invention relates to a nucleic acid analyzing device that analyzes a nucleic acid in sample by fluorescence, wherein a localized surface plasmon is generated by illumination, and a probe for analyzing the nucleic acid in the sample is on the site where the surface plasmon is generated. According to the present invention, since it is possible to efficiently produce fluorescence intensifying effects due to the surface plasmon and to immobilize the probe to a region within the reach of the fluorescence intensifying effects, it becomes possible to measure a nucleic acid synthesis without removing unreacted nucleotide to which fluorophores are attached.
    Type: Application
    Filed: May 13, 2009
    Publication date: April 7, 2011
    Inventors: Masatoshi Narahara, Toshiro Saito, Naoshi Itabashi, Jiro Yamamoto, Hiroyuki Uchiyama
  • Publication number: 20110049508
    Abstract: In a manufacturing method for thin film transistors, the following procedure is taken: a sacrifice layer comprised of a metal oxide semiconductor is formed over a conductive layer comprised of a metal oxide semiconductor; a metal film is formed over the sacrifice layer; the metal film is processed by dry etching; and the portion of the sacrifice layer exposed by this dry etching is subjected to wet etching.
    Type: Application
    Filed: July 27, 2010
    Publication date: March 3, 2011
    Inventors: Tetsufumi KAWAMURA, Hiroyuki Uchiyama, Hironori Wakana, Mutsuko Hatano
  • Publication number: 20110042667
    Abstract: A method for manufacturing a thin film transistor (TFT) through a process including back exposure, in which oxide semiconductor is used for a channel layer; using an electrode over a substrate as a mask, negative resist is exposed to light from the back of the substrate; the negative resist except its exposed part is removed; and an electrode is shaped by etching a conductive film using the exposed part as an etching mask.
    Type: Application
    Filed: July 17, 2010
    Publication date: February 24, 2011
    Inventors: Tetsufumi KAWAMURA, Hiroyuki Uchiyama, Hironori Wakana, Mutsuko Hatano, Takeshi Sato
  • Publication number: 20110024913
    Abstract: A semiconductor device includes first and second semiconductor chips. The first semiconductor chip includes a first engaging portion. The first engaging portion includes a first conductor. The second semiconductor chip includes a second engaging portion engaged with the first engaging portion. The second engaging portion includes a second conductor being electrically in contact with the first conductor.
    Type: Application
    Filed: July 27, 2010
    Publication date: February 3, 2011
    Applicant: ELPIDA MEMORY, INC.
    Inventor: Hiroyuki UCHIYAMA
  • Publication number: 20100330738
    Abstract: An oxide semiconductor target of a ZTO (zinc tin complex oxide) type oxide semiconductor material of an appropriate (Zn/(Zn+Sn)) composition having high mobility and threshold potential stability and with less restriction in view of the cost and the resource and with less restriction in view of the process, and an oxide semiconductor device using the same, in which a sintered Zn tin complex oxide with a (Zn/(Zn+Sn)) composition of 0.6 to 0.8 is used as a target, the resistivity of the target itself is at a high resistance of 1 ?cm or higher and, further, the total concentration of impurities is controlled to 100 ppm or less.
    Type: Application
    Filed: April 9, 2010
    Publication date: December 30, 2010
    Inventors: Hiroyuki Uchiyama, Hironori Wakana, Tetsufumi Kawamura, Fumi Kurita, Hideko Fukushima
  • Patent number: 7816702
    Abstract: There are a silicon laser device having a IV-group semiconductor such as silicon or germanium equivalent to the silicon as a basic constituent element on a substrate made of the silicon, and the like by a method capable of easily forming the silicon laser device by using a general silicon process, and a manufacturing method thereof.
    Type: Grant
    Filed: October 3, 2008
    Date of Patent: October 19, 2010
    Assignee: Hitachi, Ltd.
    Inventors: Shinichi Saito, Masahiro Aoki, Hiroyuki Uchiyama, Hideo Arimoto, Noriyuki Sakuma, Jiro Yamamoto
  • Publication number: 20100237397
    Abstract: To provide an active region having first and second diffusion layers positioned at both sides of a gate trench and a third diffusion layer formed on a bottom surface of the gate trench, first and second memory elements connected to the first and second diffusion layers, respectively, a bit line connected to the third diffusion layer, a first gate electrode that covers a first side surface of the gate trench via a gate dielectric film and forms a channel between the first diffusion layer and the third diffusion layer, and a second gate electrode that covers a second side surface of the gate trench via a gate dielectric film and forms a channel between the second diffusion layer and the third diffusion layer. According to the present invention, because separate transistors are formed on both side surfaces of a gate trench, two times of conventional integration can be achieved.
    Type: Application
    Filed: March 12, 2010
    Publication date: September 23, 2010
    Applicant: Elpida Memory, Inc.
    Inventor: Hiroyuki Uchiyama
  • Publication number: 20100210070
    Abstract: A method of manufacturing a field effect transistor, which has high alignment accuracy between a gate electrode and source and drain electrodes and can provide a transparent device at a low cost. Since a patterned light blocking film is formed on the rear side of a substrate and used as a photomask for forming a gate electrode pattern and a source and drain electrode pattern on the front side of the substrate, the number of photomasks is reduced, and self-alignment between the gate electrode and the source and drain electrodes is carried out, thereby improving the alignment accuracy of these electrodes. Thereby, a method of manufacturing a high-accuracy low-cost field effect transistor can be provided.
    Type: Application
    Filed: January 28, 2010
    Publication date: August 19, 2010
    Inventors: HIRONORI WAKANA, Hiroyuki UCHIYAMA, Tetsufumi KAWAMURA, Shinichi SAITO
  • Publication number: 20100197105
    Abstract: A semiconductor IC includes grooves formed in a substrate to define a first dummy region and second dummy regions formed at a scribing area, and third dummy regions and a fourth dummy region formed at a product area. A width of the first dummy region is greater than widths of each of the second and third dummy regions and a width of the fourth dummy region is greater than widths of each of the third dummy regions. A conductor pattern is formed over the first dummy region for optical pattern recognition. The first dummy region is formed under the conductor pattern so the grooves are not formed under the conductor pattern. The second dummy regions are spaced from one another by a predetermined spacing at the scribing area, and the third dummy regions are spaced from one another by a predetermined spacing at the product area.
    Type: Application
    Filed: April 9, 2010
    Publication date: August 5, 2010
    Inventors: Hiroyuki UCHIYAMA, Hiraku Chakihara, Teruhisa Ichise, Michimoto Kaminaga
  • Publication number: 20100187698
    Abstract: A semiconductor device includes a first wiring layer, a first interlayer insulating film over the first wiring layer, a second wiring layer crossing the first wiring layer and provided on the first interlayer insulating film, a second interlayer insulating film over the second wiring layer, and a via conductor electrically connecting the first wiring layer and the second wiring layer together. The second wiring layer includes a space separating the second wiring layer into pieces, the space being located at a position where the second wiring layer crosses the first wiring layer. The via conductor passes through the separation space such that the separated pieces of the second wiring layer are electrically connected together, the via conductor extending to the first wiring layer through the second interlayer insulating film and the first interlayer insulating film.
    Type: Application
    Filed: January 27, 2010
    Publication date: July 29, 2010
    Applicant: ELPIDA MEMORY, INC
    Inventor: Hiroyuki UCHIYAMA
  • Publication number: 20100140614
    Abstract: A phenomenon of change of a contact resistance between an oxide semiconductor and a metal depending on an oxygen content ratio in introduced gas upon depositing an oxide semiconductor film made of indium gallium zinc oxide, zinc tin oxide, or others in an oxide semiconductor thin-film transistor. A contact layer is formed with an oxygen content ratio of 10% or higher in a region from a surface, where the metal and the oxide semiconductor are contacted, down to at least 3 nm deep in depth direction, and a region to be a main channel layer is further formed with an oxygen content ratio of 10% or lower, so that a multilayered structure is formed, and both of ohmic characteristics to the electrode metal and reliability such as the suppression of threshold potential shift are achieved.
    Type: Application
    Filed: December 8, 2009
    Publication date: June 10, 2010
    Inventors: Hiroyuki Uchiyama, Tetsufumi Kawamura, Hironori Wakana
  • Patent number: 7732273
    Abstract: A manufacturing method of a semiconductor device having a highly reliable capacitor, and the semiconductor device are provided.
    Type: Grant
    Filed: June 23, 2008
    Date of Patent: June 8, 2010
    Assignee: Elpida Memory, Inc.
    Inventor: Hiroyuki Uchiyama
  • Patent number: 7724272
    Abstract: A print unit for transferring an image to a photosensitive medium is provided, and the print unit includes an intercepting member for intercepting light; a first plane light-emitting member for forming a first image by emitting light, provided on one side of the intercepting member; a second plane light-emitting member for forming a second image by emitting light, provided on the other side of the intercepting member; and a control unit for controlling light-emission of the first and second surface emitting members and transferring at least one or more of images to the photosensitive medium.
    Type: Grant
    Filed: September 9, 2008
    Date of Patent: May 25, 2010
    Assignee: FUJIFILM Corporation
    Inventor: Hiroyuki Uchiyama
  • Patent number: 7696608
    Abstract: A semiconductor IC includes grooves formed in a substrate to define a first dummy region and second dummy regions formed at a scribing area, and third dummy regions and a fourth dummy region formed at a product area. A width of the first dummy region is greater than widths of each of the second and third dummy regions and a width of the fourth dummy region is greater than widths of each of the third dummy regions. A conductor pattern is formed over the first dummy region for optical pattern recognition. The first dummy region is formed under the conductor pattern so the grooves are not formed under the conductor pattern. The second dummy regions are spaced from one another by a predetermined spacing at the scribing area, and the third dummy regions are spaced from one another by a predetermined spacing at the product area.
    Type: Grant
    Filed: November 30, 2007
    Date of Patent: April 13, 2010
    Assignees: Hitachi ULSI Systems Co., Ltd., Renesas Technology Corp.
    Inventors: Hiroyuki Uchiyama, Hiraku Chakihara, Teruhisa Ichise, Michimoto Kaminaga
  • Patent number: 7687849
    Abstract: Disclosed is a technique for reducing the leak current by reducing contamination of metal composing a polymetal gate of a MISFET. Of a polycrystalline silicon film, a WN film, a W film, and a cap insulating film formed on a gate insulating film on a p-type well (semiconductor substrate), the cap insulating film, the W film, and the WN film are etched and the over-etching of the polycrystalline silicon film below them is performed. Then, a sidewall film is formed on sidewalls of these films. Thereafter, after etching the polycrystalline silicon film with using the sidewall film as a mask, a thermal treatment is performed in an oxidation atmosphere, by which a light oxide film is formed on the sidewall of the polycrystalline silicon film. As a result, the contamination on the gate insulating film due to the W and the W oxide can be reduced, and also, the diffusion of these materials into the semiconductor substrate (p-type well) and the resultant increase of the leak current can be prevented.
    Type: Grant
    Filed: May 29, 2008
    Date of Patent: March 30, 2010
    Assignee: Elpida Memory, Inc.
    Inventors: Hiroshi Kujirai, Kousuke Okuyama, Kazuhiro Hata, Kiyonori Oyu, Ryo Nagai, Hiroyuki Uchiyama, Takahiro Kumauchi, Teruhisa Ichise
  • Patent number: 7675110
    Abstract: After an element isolation region is formed using a field-forming silicon nitride film, the silicon nitride film and a semiconductor substrate are patterned. Thereafter, the silicon nitride film and the semiconductor substrate are patterned, thereby forming a gate trench reaching the semiconductor substrate in an active region. Next, after a gate electrode is formed within a gate trench, the silicon nitride film is removed, thereby forming a contact hole. A contact plug is buried into this contact hole. Accordingly, a diffusion layer contact pattern becomes unnecessary, and the active region can be reduced. Because a gate electrode is buried in the gate trench, a gate length is increased, and a sub-threshold current can be reduced.
    Type: Grant
    Filed: November 2, 2005
    Date of Patent: March 9, 2010
    Assignee: Elpida Memory, Inc.
    Inventor: Hiroyuki Uchiyama
  • Publication number: 20100001249
    Abstract: A semiconductor device includes a plurality of MOS transistors and wiring connected to a source electrode or a drain electrode of the plurality of MOS transistors and, the wiring being provided in the same layer as the source electrode and the drain electrode in a substrate, or in a position deeper than a surface of the substrate.
    Type: Application
    Filed: July 1, 2009
    Publication date: January 7, 2010
    Inventor: Hiroyuki Uchiyama
  • Publication number: 20090261325
    Abstract: A metallic oxide semiconductor device with high performance and small variations. It is a field effect transistor using a metallic oxide film for the channel, which includes a channel region and a source region and comprises a drain region with a lower oxygen content than the channel region in the metallic oxide, in which the channel region exhibits semiconductor characteristics and the oxygen content decreases with depth below the surface.
    Type: Application
    Filed: April 14, 2009
    Publication date: October 22, 2009
    Inventors: Tetsufumi Kawamura, Takeshi Sato, Mutsuko Hatano, Hiroyuki Uchiyama