Patents by Inventor Hiroyuki Uchiyama

Hiroyuki Uchiyama has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090200593
    Abstract: A semiconductor device comprises MOS transistors sequentially arranged in the plane direction of a substrate, wherein a gate electrode and a wiring portion for connecting between the gate electrodes to each other are implanted into a layer that is lower than a surface of the substrate in which a diffusion layer has been formed. A first device isolation area with a STI structure for separating the diffusion layers that function as a source/drain area is formed on the surface of the substrate. A second device isolation area with the STI structure for separating channel areas of the MOS transistors adjacent to each other is formed in a layer that is lower than a layer that has the first device isolation area.
    Type: Application
    Filed: January 28, 2009
    Publication date: August 13, 2009
    Applicant: ELPIDA MEMORY, INC.
    Inventor: Hiroyuki UCHIYAMA
  • Publication number: 20090179200
    Abstract: A self emission silicon emission display is provided at a low price, which contains silicon and oxygen which exist in abundance on the earth as the main component and which can be easily formed by conventional silicon process. A light emission element includes a first electrode for injecting electrons, a second electrode for injecting holes, and a light emission part electrically connected to the first electrode and the second electrode, where the light emission part includes amorphous or polycrystalline silicon consisting of a single layer or plural layers and where the dimension of the silicon in at least one direction is controlled to be several nanometers.
    Type: Application
    Filed: December 30, 2008
    Publication date: July 16, 2009
    Inventors: Shinichi Saito, Hiroyuki Uchiyama, Toshiyuki Mine
  • Publication number: 20090166616
    Abstract: Oxygen defects formed at the boundary between the zinc oxide type oxide semiconductor and the gate insulator are terminated by a surface treatment using sulfur or selenium as an oxygen group element or a compound thereof, the oxygen group element scarcely occurring physical property value change. Sulfur or selenium atoms effectively substitute oxygen defects to prevent occurrence of electron supplemental sites by merely applying a gas phase or liquid phase treatment to an oxide semiconductor or gate insulator with no remarkable change on the manufacturing process. As a result, this can attain the suppression of the threshold potential shift and the leak current in the characteristics of a thin film transistor.
    Type: Application
    Filed: December 8, 2008
    Publication date: July 2, 2009
    Inventor: Hiroyuki UCHIYAMA
  • Patent number: 7547929
    Abstract: The present invention provides a semiconductor device which comprises active components, passive components, wiring lines and electrodes and are satisfactory in terms of mechanical strength, miniaturization and thermal stability. In the semiconductor device, openings are formed just below active components. These openings are filled with conductor layers. Conductor layers are also formed where openings are not formed.
    Type: Grant
    Filed: October 12, 2005
    Date of Patent: June 16, 2009
    Assignee: Renesas Technology Corp.
    Inventors: Kenichi Tanaka, Hidetoshi Matsumoto, Isao Ohbu, Kazuhiro Mochizuki, Tomonori Tanoue, Chisaki Takubo, Hiroyuki Uchiyama
  • Patent number: 7542783
    Abstract: A cellular phone has a black-and-white LCD that displays characters and communication information and a color LCD that displays an image. The image and the characters are displayed on the separate LCDs. Thus, the characters are not superimposed on the image, and they are easy to see. When the image is not needed (the user is not using the phone or the user is talking on the phone), only the black-and-white LCD displays the characters and the color LCD is turned off to save energy.
    Type: Grant
    Filed: April 2, 2004
    Date of Patent: June 2, 2009
    Assignee: FUJIFILM Corporation
    Inventors: Hiroshi Ohmura, Ko Aosaki, Hiroyuki Uchiyama, Seiji Takada, Hiroshi Soma, Chiaki Fujii, Seimei Ushiro
  • Publication number: 20090121283
    Abstract: A semiconductor device includes a substrate; a first insulating layer provided on the substrate; a conductive layer buried in the first insulating layer; a semiconductor pillar including a lower diffusion layer provided immediately above the conductive layer, the lower diffusion layer being electrically connected to the conductive layer, a semiconductor layer on the lower diffusion layer, and an upper diffusion layer on the semiconductor layer; a gate insulating film provided on a peripheral side surface of the semiconductor layer; a gate electrode provided on the gate insulating film; and a second insulating layer provided such that the gate electrode and a circumference of the semiconductor pillar are buried in the second insulating layer.
    Type: Application
    Filed: October 27, 2008
    Publication date: May 14, 2009
    Inventor: Hiroyuki Uchiyama
  • Publication number: 20090090925
    Abstract: There are a silicon laser device having a IV-group semiconductor such as silicon or germanium equivalent to the silicon as a basic constituent element on a substrate made of the silicon, and the like by a method capable of easily forming the silicon laser device by using a general silicon process, and a manufacturing method thereof.
    Type: Application
    Filed: October 3, 2008
    Publication date: April 9, 2009
    Inventors: Shinichi Saito, Masahiro Aoki, Hiroyuki Uchiyama, Hideo Arimoto, Noriyuki Sakuma, Jiro Yamamoto
  • Patent number: 7514320
    Abstract: A semiconductor device of the present invention comprises a memory cell area having memory cells arranged in an array form, each of which includes a capacitor for storing data and a peripheral circuit area for accessing the memory cell area. The peripheral circuit area is provided with a plurality of wiring layers and each of the memory cells has a capacitor. The capacitor is comprised of a plate electrode, a capacitive insulating film formed on a side wall of an opening formed through the plate electrode, and a storage electrode embedded in the opening in which the capacitive insulating film is formed on the side wall, such that the plate electrodes, the capacitive insulating films, and the storage electrodes of the memory cells are arranged in correspondence to the plurality of wiring layers, and the storage electrodes are connected to one another.
    Type: Grant
    Filed: January 11, 2007
    Date of Patent: April 7, 2009
    Assignee: Elpida Memory, Inc.
    Inventor: Hiroyuki Uchiyama
  • Publication number: 20090087958
    Abstract: A semiconductor device and a manufacturing method thereof which enable to secure high yield and increase the capacity of a capacitor are provided. The semiconductor device according to the present invention includes: a plurality of capacitor layers laminated, each capacitor layer including a plurality of storage electrodes, a capacity insulating film covering the surface of the storage electrodes, and a plate electrode provided between the storage electrodes, wherein the plate electrode of each of the laminated capacitor layers are electrically connected to each other and the corresponding storage electrode of each of the laminated capacitor layers are electrically connected to each other.
    Type: Application
    Filed: October 29, 2008
    Publication date: April 2, 2009
    Applicant: ELPIDA MEMORY, INC.
    Inventor: Hiroyuki UCHIYAMA
  • Publication number: 20090026517
    Abstract: A semiconductor device includes: a transistor including source and drain diffusion-layers, a gate insulating film and a gate electrode; first and second plugs formed in a first interlayer-insulating film and connected to the source and drain diffusion-layers, respectively; a third plug extending through a second interlayer-insulating film and connected to the first plug; a first interconnection-wire formed on the second interlayer-insulating film and connected to the third plug; a second interconnection-wire formed on a third interlayer-insulating film and intersecting the first interconnection-wire; a fourth interlayer-insulating film; a hole extending through the fourth, third and second interlayer-insulating films, the hole being formed such that a side surface of the second interconnection-wire is exposed; and a fourth plug filling the hole via an intervening dielectric film and connected to the second plug, wherein a capacitor is formed using the fourth plug, the second interconnection-wire and the diele
    Type: Application
    Filed: July 28, 2008
    Publication date: January 29, 2009
    Applicant: ELPIDA MEMORY, INC
    Inventor: Hiroyuki UCHIYAMA
  • Publication number: 20090009581
    Abstract: A print unit for transferring an image to a photosensitive medium is provided, and the print unit includes an intercepting member for intercepting light; a first plane light-emitting member for forming a first image by emitting light, provided on one side of the intercepting member; a second plane light-emitting member for forming a second image by emitting light, provided on the other side of the intercepting member; and a control unit for controlling light-emission of the first and second surface emitting members and transferring at least one or more of images to the photosensitive medium.
    Type: Application
    Filed: September 9, 2008
    Publication date: January 8, 2009
    Applicant: FUJIFILM CORPORATION
    Inventor: Hiroyuki UCHIYAMA
  • Publication number: 20080283970
    Abstract: A semiconductor IC includes grooves formed in a substrate to define a first dummy region and second dummy regions formed at a scribing area, and third dummy regions and a fourth dummy region formed at a product area. A width of the first dummy region is greater than widths of each of the second and third dummy regions and a width of the fourth dummy region is greater than widths of each of the third dummy regions. A conductor pattern is formed over the first dummy region for optical pattern recognition. The first dummy region is formed under the conductor pattern so the grooves are not formed under the conductor pattern. The second dummy regions are spaced from one another by a predetermined spacing at the scribing area, and the third dummy regions are spaced from one another by a predetermined spacing at the product area.
    Type: Application
    Filed: November 30, 2007
    Publication date: November 20, 2008
    Inventors: Hiroyuki Uchiyama, Hiraku Chakihara, Teruhisa Ichise, Michimoto Kaminaga
  • Publication number: 20080268606
    Abstract: A manufacturing method of a semiconductor device having a highly reliable capacitor, and the semiconductor device are provided.
    Type: Application
    Filed: June 23, 2008
    Publication date: October 30, 2008
    Applicant: ELPIDA MEMORY, INC.
    Inventor: Hiroyuki Uchiyama
  • Publication number: 20080237752
    Abstract: Disclosed is a technique for reducing the leak current by reducing contamination of metal composing a polymetal gate of a MISFET. Of a polycrystalline silicon film, a WN film, a W film, and a cap insulating film formed on a gate insulating film on a p-type well (semiconductor substrate), the cap insulating film, the W film, and the WN film are etched and the over-etching of the polycrystalline silicon film below them is performed. Then, a sidewall film is formed on sidewalls of these films. Thereafter, after etching the polycrystalline silicon film with using the sidewall film as a mask, a thermal treatment is performed in an oxidation atmosphere, by which a light oxide film is formed on the sidewall of the polycrystalline silicon film. As a result, the contamination on the gate insulating film due to the W and the W oxide can be reduced, and also, the diffusion of these materials into the semiconductor substrate (p-type well) and the resultant increase of the leak current can be prevented.
    Type: Application
    Filed: May 29, 2008
    Publication date: October 2, 2008
    Inventors: Hiroshi Kujirai, Kousuke Okuyama, Kazuhiro Hata, Kiyonori Oyu, Ryo Nagai, Hiroyuki Uchiyama, Takahiro Kumauchi, Teruhisa Ichise
  • Patent number: 7417291
    Abstract: Disclosed is a technique for reducing the leak current by reducing contamination of metal composing a polymetal gate of a MISFET. Of a polycrystalline silicon film, a WN film, a W film, and a cap insulating film formed on a gate insulating film on a p-type well (semiconductor substrate), the cap insulating film, the W film, and the WN film are etched and the over-etching of the polycrystalline silicon film below them is performed. Then, a sidewall film is formed on sidewalls of these films. Thereafter, after etching the polycrystalline silicon film with using the sidewall film as a mask, a thermal treatment is performed in an oxidation atmosphere, by which a light oxide film is formed on the sidewall of the polycrystalline silicon film. As a result, the contamination on the gate insulating film due to the W and the W oxide can be reduced, and also, the diffusion of these materials into the semiconductor substrate (p-type well) and the resultant increase of the leak current can be prevented.
    Type: Grant
    Filed: April 18, 2007
    Date of Patent: August 26, 2008
    Assignee: Elpida Memory, Inc.
    Inventors: Hiroshi Kujirai, Kousuke Okuyama, Kazuhiro Hata, Kiyonori Oyu, Ryo Nagai, Hiroyuki Uchiyama, Takahiro Kumauchi, Teruhisa Ichise
  • Publication number: 20080070394
    Abstract: After an isolation region is formed using a field-forming silicon nitride film, this silicon nitride film is patterned, thereby a gate trench is formed. Next, a gate electrode material is buried into the gate trench, and this is etched back. Thereafter, the silicon nitride is removed, thereby a contact hole is formed. A contact plug is buried into this contact hole. With this arrangement, the contact plug can be formed without using a diffusion layer contact pattern. At the same time, the periphery of the contact plug substantially coincides with a boundary between the element isolation region and the active region. Accordingly, the active region can be reduced.
    Type: Application
    Filed: October 26, 2007
    Publication date: March 20, 2008
    Applicant: ELPIDA MEMORY INC.
    Inventor: Hiroyuki Uchiyama
  • Patent number: 7327014
    Abstract: A large area dummy pattern DL is formed in a layer underneath a target T2 region formed in a scribe region SR of a wafer. A small area dummy pattern in a lower layer and a small area dummy pattern Ds2 in an upper layer are disposed in a region where the inter-pattern space of a pattern (active regions L1, L2, L3, gate electrode 17), which functions as an element of a product region PR and scribe region SR, is wide. The small area dummy pattern Ds2 in the upper layer is offset by ½ pitch relative to the small area dummy pattern Ds in the lower layer.
    Type: Grant
    Filed: November 21, 2006
    Date of Patent: February 5, 2008
    Assignee: Renesas Technology Corp.
    Inventors: Hiroyuki Uchiyama, Hiraku Chakihara, Teruhisa Ichise, Michimoto Kaminaga
  • Patent number: 7307324
    Abstract: After an isolation region is formed using a field-forming silicon nitride film, this silicon nitride film is patterned, thereby a gate trench is formed. Next, a gate electrode material is buried into the gate trench, and this is etched back. Thereafter, the silicon nitride is removed, thereby a contact hole is formed. A contact plug is buried into this contact hole. With this arrangement, the contact plug can be formed without using a diffusion layer contact pattern. At the same time, the periphery of the contact plug substantially coincides with a boundary between the element isolation region and the active region. Accordingly, the active region can be reduced.
    Type: Grant
    Filed: October 14, 2005
    Date of Patent: December 11, 2007
    Assignee: Elpida Memory, Inc.
    Inventor: Hiroyuki Uchiyama
  • Patent number: 7300833
    Abstract: When an oxidation treatment for regenerating a gate insulating film 6 is performed after forming gate electrodes 7A of a polymetal structure in which a WNx film and a W film are stacked on a polysilicon film, a wafer 1 is heated and cooled under conditions for reducing a W oxide 27 on the sidewall of each gate electrode 7A. As a result, the amount of the W oxide 27 to be deposited on the surface of the wafer 1 is reduced.
    Type: Grant
    Filed: October 27, 2006
    Date of Patent: November 27, 2007
    Assignee: Renesas Technology Corp.
    Inventors: Naoki Yamamoto, Hiroyuki Uchiyama, Norio Suzuki, Eisuke Nishitani, Shin'ichiro Kimura, Kazuyuki Hozawa
  • Patent number: 7276744
    Abstract: This invention is intended to provide an HBT capable of achieving, if the HBT is a collector-up HBT, the constriction of the emitter layer disposed directly under an external base layer, and reduction in base-emitter junction capacity, or if the HBT is an emitter-up HBT, reduction in base-collector junction capacity. For the collector-up HBT, window structures around the sidewalls of a collector are used to etch either the emitter layer disposed directly under the external base layer, or an emitter contact layer For the emitter-up HBT, window structures around the sidewalls of an emitter are used to etch either the collector layer disposed directly under the external base layer, or a collector contact layer. In both HBTs, the external base layer is supported by a columnar structure to ensure mechanical strength.
    Type: Grant
    Filed: December 27, 2005
    Date of Patent: October 2, 2007
    Assignee: Renesas Technology Corp.
    Inventors: Kenichi Tanaka, Tomonori Tanoue, Hidetoshi Matsumoto, Hiroshi Ohta, Kazuhiro Mochizuki, Hiroyuki Uchiyama