Patents by Inventor Hyun-Jin Cho

Hyun-Jin Cho has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110128721
    Abstract: A backlight unit includes a light source substrate on which a light source is mounted, a first light source plate which is disposed on the light source substrate and includes a cylindrical aperture corresponding to the light source, and a second light source plate which is disposed on the first light source plate and includes a partial transmission pattern on a bottom surface thereof. The partial transmission pattern corresponds to the aperture and allows part of light emitted from the light source to pass therethrough.
    Type: Application
    Filed: June 21, 2010
    Publication date: June 2, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Byoung-Ho CHEONG, Guk-Hyun KIM, Oleg PRUDNIKOV, Seung-Won PARK, Hyun-Jin CHO
  • Patent number: 7940560
    Abstract: A memory device is provided which includes a write bit line, a read bit line, and at least one memory cell. The memory cell includes a write access transistor, a read access transistor coupled to the read bit line and to the first write access transistor, and a gated-lateral thyristor (GLT) device coupled to the first write access transistor. Among its many features, the memory cell prevents read disturbances during read operations by decoupling the read and write bit lines.
    Type: Grant
    Filed: May 29, 2008
    Date of Patent: May 10, 2011
    Assignee: Advanced Micro Devices, Inc.
    Inventor: Hyun-Jin Cho
  • Patent number: 7883941
    Abstract: A method for fabricating a memory device is provided. A semiconductor layer is provided that includes first, second, third and fourth well regions of a first conductivity type in the semiconductor layer. A first gate structure overlies the first well region, a second gate structure overlies the second well region, a third gate structure overlies the third well region and is integral with the second gate structure, and a fourth gate structure overlies the fourth well region. Sidewall spacers are formed adjacent a first sidewall of the first gate structure and sidewalls of the second through fourth gate structures. In addition, an insulating spacer block is formed overlying a portion of the first well region and a portion of the first gate structure. The insulating spacer block is adjacent a second sidewall of the first gate structure.
    Type: Grant
    Filed: May 29, 2008
    Date of Patent: February 8, 2011
    Assignee: GlobalFoundries Inc.
    Inventor: Hyun-Jin Cho
  • Patent number: 7858449
    Abstract: In a method of fabricating a semiconductor memory device, a thyristor may be formed in a layer of semiconductor material. Carbon may be implanted and annealed in a base-emitter junction region for the thyristor to affect leakage characteristics. The density of the carbon and/or a bombardment energy and/or an anneal therefore may be selected to establish a low-voltage, leakage characteristic for the junction substantially greater than its leakage absent the carbon. In one embodiment, an anneal of the implanted carbon may be performed in common with an activation for other implant regions the semiconductor device.
    Type: Grant
    Filed: February 9, 2009
    Date of Patent: December 28, 2010
    Assignee: T-RAM Semiconductor, Inc.
    Inventors: Kevin J. Yang, Farid Nemati, Scott Robins, James D. Plummer, Hyun-Jin Cho
  • Publication number: 20100315871
    Abstract: A dynamically-operating restoration circuit is used to apply a voltage or current restore pulse signal to thyristor-based memory cells and therein restore data in the cell using the internal positive feedback loop of the thyristor. In one example implementation, the internal positive feedback loop in the thyristor is used to restore the conducting state of a device after the thyristor current drops below the holding current. A pulse and/or periodic waveform are defined and applied to ensure that the thyristor is not released from its conducting state. The time average of the periodic restore current in the thyristor may be lower than the holding current threshold. While not necessarily limited to memory cells that are thyristor-based, various embodiments of the invention have been found to be the particularly useful for high-speed, low-power memory cells in which a thin capacitively-coupled thyristor is used to provide a bi-stable storage element.
    Type: Application
    Filed: July 29, 2008
    Publication date: December 16, 2010
    Inventors: Farid Nemati, Hyun-Jin Cho, Robert Homan Igehy
  • Patent number: 7800143
    Abstract: A memory cell and methods of making and operating the same are provided. In one aspect, a method of forming a memory cell is provided that includes forming a MOS transistor that has a gate, a source region and a drain region. A bipolar transistor is formed that has a collector, a base and an emitter. The emitter of the bipolar transistor is formed to serve as the source region for the MOS transistor and the base of the bipolar transistor is formed to serve as a capacitive charge storage region for the memory cell.
    Type: Grant
    Filed: December 24, 2006
    Date of Patent: September 21, 2010
    Assignee: GlobalFoundries Inc.
    Inventor: Hyun-Jin Cho
  • Patent number: 7786505
    Abstract: Formation of a thyristor-based memory cell is described. A first gate dielectric of the storage element is formed over a base region thereof located in a silicon layer. A transistor is coupled to the storage element via a cathode region located in the silicon layer. The transistor has a gate electrode formed over a second gate dielectric. A spacer is formed at least in part along a sidewall of the gate electrode facing a gate electrode of the storage element. A shallow implant region is formed in the silicon layer responsive at least in part to the spacer. The spacer offsets the shallow implant region from the sidewall. A portion of the shallow implant region is for an extension region. The first gate dielectric and the second gate dielectric are formed at least in part by deposition of a dielectric material.
    Type: Grant
    Filed: December 16, 2005
    Date of Patent: August 31, 2010
    Assignee: T-RAM Semiconductor, Inc.
    Inventors: Kevin J. Yang, Hyun-Jin Cho
  • Publication number: 20100193351
    Abstract: A method for preparing a transparent conducting film coated with an AZO/Ag/AZO multilayer thin film with low resistivity and high light transmittance, and a transparent conducting film produced by the same method. The method for preparing a transparent conducting film coated with an AZO/Ag/AZO multilayer thin film, includes (a) forming a primary AZO thin film on a substrate using an AZO target doped with Al through a sputtering method; (b) depositing Ag on the primary AZO thin film using the sputtering method to form a deposited Ag layer; and (c) forming a secondary AZO thin film on the Ag thin film using the AZO target doped with Al through a sputtering method.
    Type: Application
    Filed: February 25, 2009
    Publication date: August 5, 2010
    Inventors: Soon-Gil YOON, Hyun-Jin Cho, Kyoung-Woo Park
  • Publication number: 20100169544
    Abstract: A method for distributing log block associativity in log buffer-based flash translation layer (FTL) includes, if write request on page p is generated, checking whether log block associated with corresponding data block that write request is generated exists or not by checking log block mapping table storing mapping information between data blocks and log blocks, wherein the associativity of each log block to data block is set to equal to or less than predetermined value K in advance, and K is a natural number, if log block associated with corresponding data block that write request is generated exists, checking whether associated log block is random log block or sequential log block, and if associated log block is random log block, writing data that write request is generated in first free page of random log block.
    Type: Application
    Filed: January 20, 2009
    Publication date: July 1, 2010
    Inventors: Young-Ik EOM, Dong-Kun SHIN, Hyun-Jin CHO
  • Publication number: 20100144106
    Abstract: A method for fabricating a memory cell is provided. A trench is formed in a semiconductor structure that comprises a semiconductor layer, and a trench capacitor is formed in the trench. Conductivity determining impurities are implanted into the semiconductor structure to create a well region in the semiconductor layer that is directly coupled to the trench capacitor. A gate structure is formed overlying a portion of the well region. Conductivity determining ions are then implanted into other portions of the well region to form a source region and a drain region, and to define an active body region between the source region and the drain region. The active body region directly contacts the trench capacitor.
    Type: Application
    Filed: December 8, 2008
    Publication date: June 10, 2010
    Applicant: ADVANCED MICRO DEVICES, INC.
    Inventors: Hyun-Jin CHO, Sang H. DHONG, Jung-Suk GOO, Gurupada MANDAL
  • Publication number: 20100142263
    Abstract: A switching device and methods of making and operating the same are provided. In one aspect, a method of operating a switching device is provided that includes providing a MOS transistor that has a gate, a source region, a drain region and a body region. A bipolar transistor is provided that has a collector, a base and an emitter. The body region of the MOS transistor serves as the base of the bipolar transistor and the drain region of the MOS transistor serves as the collector of the bipolar transistor. Activation of the MOS transistor causes the bipolar transistor to turn on. The MOS transistor is activated to turn on the bipolar transistor and the bipolar transistor delivers current to the source region.
    Type: Application
    Filed: February 17, 2010
    Publication date: June 10, 2010
    Inventor: Hyun-Jin Cho
  • Patent number: 7679955
    Abstract: A switching device and methods of making and operating the same are provided. In one aspect, a method of operating a switching device is provided that includes providing a MOS transistor that has a gate, a source region, a drain region and a body region. A bipolar transistor is provided that has a collector, a base and an emitter. The body region of the MOS transistor serves as the base of the bipolar transistor and the drain region of the MOS transistor serves as the collector of the bipolar transistor. Activation of the MOS transistor causes the bipolar transistor to turn on. The MOS transistor is activated to turn on the bipolar transistor and the bipolar transistor delivers current to the source region.
    Type: Grant
    Filed: December 24, 2006
    Date of Patent: March 16, 2010
    Assignee: Advanced Micro Devices, Inc.
    Inventor: Hyun-Jin Cho
  • Publication number: 20100016148
    Abstract: An apparatus for preparing a catalyst for carbon nanotubes using spray pyrolysis and a method for preparing the catalyst are disclosed. The apparatus comprises a plurality of raw material tanks, an agitator to mix raw materials respectively supplied from the raw material tanks, a drier to spray the mixture supplied from the agitator and thus to heat and bake the same, and a storage to store a dried material discharged from the drier. The method comprises supplying a plurality of raw materials, mixing the raw materials with one another, spraying the raw material mixture in a liquid state and drying the same at a high temperature, and storing a catalyst generated in the drying process.
    Type: Application
    Filed: August 17, 2009
    Publication date: January 21, 2010
    Inventors: Joung Hyeon LIM, Young Chul JOUNG, Jin Seok OH, Hyun Jin CHO, Hee Jung CHOI
  • Patent number: 7630235
    Abstract: A memory cell is provided which includes an access transistor and a gated lateral thyristor (GLT) device. The access transistor includes a source node. The gated lateral thyristor (GLT) device includes an anode node coupled to the source node of the access transistor.
    Type: Grant
    Filed: March 28, 2007
    Date of Patent: December 8, 2009
    Assignee: GlobalFoundries Inc.
    Inventor: Hyun-Jin Cho
  • Publication number: 20090298238
    Abstract: A method for fabricating a memory device is provided. A semiconductor layer is provided that includes first, second, third and fourth well regions of a first conductivity type in the semiconductor layer. A first gate structure overlies the first well region, a second gate structure overlies the second well region, a third gate structure overlies the third well region and is integral with the second gate structure, and a fourth gate structure overlies the fourth well region. Sidewall spacers are formed adjacent a first sidewall of the first gate structure and sidewalls of the second through fourth gate structures. In addition, an insulating spacer block is formed overlying a portion of the first well region and a portion of the first gate structure. The insulating spacer block is adjacent a second sidewall of the first gate structure.
    Type: Application
    Filed: May 29, 2008
    Publication date: December 3, 2009
    Applicant: ADVANCED MICRO DEVICES, INC.
    Inventor: Hyun-Jin CHO
  • Publication number: 20090296463
    Abstract: A memory device is provided which includes a write bit line, a read bit line, and at least one memory cell. The memory cell includes a write access transistor, a read access transistor coupled to the read bit line and to the first write access transistor, and a gated-lateral thyristor (GLT) device coupled to the first write access transistor. Among its many features, the memory cell prevents read disturbances during read operations by decoupling the read and write bit lines.
    Type: Application
    Filed: May 29, 2008
    Publication date: December 3, 2009
    Applicant: ADVANCED MICRO DEVICES, INC.
    Inventor: Hyun-Jin CHO
  • Publication number: 20090181846
    Abstract: An apparatus for preparing a catalyst for carbon nanotubes using spray pyrolysis and a method for preparing the catalyst are disclosed. The apparatus comprises a plurality of raw material tanks, an agitator to mix raw materials respectively supplied from the raw material tanks, a drier to spray the mixture supplied from the agitator and thus to heat and bake the same, and a storage to store a dried material discharged from the drier. The method comprises supplying a plurality of raw materials, mixing the raw materials with one another, spraying the raw material mixture in a liquid state and drying the same at a high temperature, and storing a catalyst generated in the drying process.
    Type: Application
    Filed: December 24, 2008
    Publication date: July 16, 2009
    Inventors: Joung Hyeon Lim, Young Chul Joung, Jin Seok Oh, Hyun Jin Cho, Hee Jung Choi
  • Publication number: 20090162979
    Abstract: In a method of fabricating a semiconductor memory device, a thyristor may be formed in a layer of semiconductor material. Carbon may be implanted and annealed in a base-emitter junction region for the thyristor to affect leakage characteristics. The density of the carbon and/or a bombardment energy and/or an anneal therefore may be selected to establish a low-voltage, leakage characteristic for the junction substantially greater than its leakage absent the carbon. In one embodiment, an anneal of the implanted carbon may be performed in common with an activation for other implant regions the semiconductor device.
    Type: Application
    Filed: February 9, 2009
    Publication date: June 25, 2009
    Inventors: Kevin J. Yang, Farid Nemati, Scott Robins, James D. Plummer, Hyun-Jin Cho
  • Publication number: 20090113538
    Abstract: Disclosed is a method and system for controlling access for a mobile agent in a home network environment. The method includes the steps of: issuing a role ticket to the mobile agent; verifying access authority to service requested by the mobile agent through the role ticket; and granting the mobile agent access authority to the service. Accordingly, a table for managing access authority of a user is distributed to devices, so that it is possible to provide the mobile agent access control method and system capable of minimizing network traffic in the home network environment.
    Type: Application
    Filed: February 18, 2008
    Publication date: April 30, 2009
    Applicant: Sungkyunkwan University Foundation for Corporate Collaboration
    Inventors: Young Ik Eom, Kwang Sun Ko, Hyun Su Jang, Hyun Jin Cho, Yong Woo Jung, Hyun Woo Choi, Gye Hyeon Gyeong, Jung Hwan Choi, Zhen Zhao, Tae Hyoung Kim, Youn Woo Kim
  • Publication number: 20090108353
    Abstract: A FinFET structure is fabricated by patterning a semiconductor substrate to form a nonplanar semiconductor structure including a first fin, a second fin substantially parallel to the first fin, and an inter-fin semiconductor strip coupled therebetween. The first fin, the second fin, and the inter-fin semiconductor strip each extend from a drain region to a source region. A gate dielectric layer is formed on the first and second fins and the inter-fin semiconductor strip in a gate region substantially orthogonal to the first and second fins and between the drain and source region. A gate electrode layer is formed on the gate dielectric layer. The semiconductor substrate may be a silicon-on-insulator (SOI) material comprising a buried oxide layer (BOX) having a silicon layer formed thereon.
    Type: Application
    Filed: October 31, 2007
    Publication date: April 30, 2009
    Applicant: ADVANCED MICRO DEVICES, INC.
    Inventor: Hyun-Jin CHO